wiki:TBR/BSP/SPARC_Instruction_Simulator_(sis)

Version 6 (modified by Sebastian Huber, on Nov 9, 2017 at 6:55:56 AM) (diff)

--

SPARC Instruction Simulator (sis)

NOTE: This BSP is obsolete in RTEMS 5.1. The erc32 BSP can be used directly with sparc-rtems4.12-gdb.

{{Infobox BSP

|BSP_name = SPARC Instruction Simulator (sis)

|Manufacturer = ESTEC

|Architecture = SPARC V7

|image =

|Board_URL = http://www.esa.int/TEC/Software_engineering_and_standardisation/TECS2BUXBQE_0.html

|CPU_model = ERC32

|Simulator = SPARC Instruction Simulator

|NVMEM = 16 MB ROM

|RAM = 32 MB

|Video =

}}

This is a variant of the Erc32 BSP which runs on the SPARC ERC32 Simulator (SIS) in gdb. It has special code enabled which is required on the simulator but not on real hardware.

NOTE: Prior to October 2005, this variant did not exist. As a compromise between users who wanted all code not needed on fielded Erc32 hardware and those who wanted RTEMS to continue to run on the simulator built into gdb, this variant was created. This BSP variant was obsoleted in October 2016 (applicable to RTEMS 4.12+) because the erc32 BSP now works correctly on the gdb simulator.

Test Reports

4.7-branch 2006-11-16: User:JoelSherrill? reports that all tests appear to run successfully.