wiki:TBR/BSP/Orp

Version 10 (modified by .ayush10297, on 01/12/13 at 08:10:20) (diff)

Orp

{{Infobox BSP |BSP_name = OR1200 |Manufacturer = OpenCores? |image = Or1200_blocks.png |Board_URL = http://opencores.org/or1k/OR1200_OpenRISC_Processor |Architecture = OpenRISC |CPU_model = 32-bit Scalar (Harvard microarchitecture)20MHz on Actel ProASIC3, SDR SDRAM |Monitor = uBoot, uMon |Simulator = Yes. Skyeye, FPGA or ASIC |Aliases = OR1200 |RAM = 8KByte/4KByte I/D cache and a default size of 64 entries |NVMEM = 32 MB Flash, 16 KB EEPROM |Serial = one. UART part name. |Video_URL = 2 channel video DAC PS2 interface }} This BSP supports a simulator for the OpenCores? CPU.

This BSP was removed along with the OR32 port after the RTEMS 4.6 release series.