source: rtems/cpukit/score/cpu/powerpc/rtems/score/powerpc.h @ 94e2b11

4.104.114.84.95
Last change on this file since 94e2b11 was 94e2b11, checked in by Ralf Corsepius <ralf.corsepius@…>, on Feb 13, 2005 at 7:42:56 AM

2005-02-13 Ralf Corsepius <ralf.corsepius@…>

  • rtems/score/powerpc.h: Remove PPC_MSR_* defines.
  • Property mode set to 100644
File size: 20.7 KB
Line 
1/**
2 * @file rtems/score/powerpc.h
3 */
4
5/*
6 *  This file contains definitions for the IBM/Motorola PowerPC
7 *  family members.
8 *
9 *  Author:     Andrew Bray <andy@i-cubed.co.uk>
10 *
11 *  COPYRIGHT (c) 1995 by i-cubed ltd.
12 *
13 *  MPC860 support code was added by Jay Monkman <jmonkman@frasca.com>
14 *  MPC8260 support added by Andy Dachs <a.dachs@sstl.co.uk>
15 *  Surrey Satellite Technology Limited
16 *
17 *  To anyone who acknowledges that this file is provided "AS IS"
18 *  without any express or implied warranty:
19 *      permission to use, copy, modify, and distribute this file
20 *      for any purpose is hereby granted without fee, provided that
21 *      the above copyright notice and this notice appears in all
22 *      copies, and that the name of i-cubed limited not be used in
23 *      advertising or publicity pertaining to distribution of the
24 *      software without specific, written prior permission.
25 *      i-cubed limited makes no representations about the suitability
26 *      of this software for any purpose.
27 *
28 *  Derived from c/src/exec/cpu/no_cpu/no_cpu.h:
29 *
30 *  COPYRIGHT (c) 1989-1997.
31 *  On-Line Applications Research Corporation (OAR).
32 *
33 *  The license and distribution terms for this file may in
34 *  the file LICENSE in this distribution or at
35 *  http://www.rtems.com/license/LICENSE.
36 *
37 *
38 * Note:
39 *      This file is included by both C and assembler code ( -DASM )
40 *
41 *  $Id$
42 */
43
44
45#ifndef _RTEMS_SCORE_POWERPC_H
46#define _RTEMS_SCORE_POWERPC_H
47
48#ifdef __cplusplus
49extern "C" {
50#endif
51
52#include <rtems/score/types.h>
53
54/*
55 *  Define the name of the CPU family.
56 */
57
58#define CPU_NAME "PowerPC"
59
60/*
61 *  This file contains the information required to build
62 *  RTEMS for a particular member of the PowerPC family.  It does
63 *  this by setting variables to indicate which implementation
64 *  dependent features are present in a particular member
65 *  of the family.
66 *
67 *  The following architectural feature definitions are defaulted
68 *  unless specifically set by the model definition:
69 *
70 *    + PPC_INTERRUPT_MAX        - 16
71 *    + PPC_CACHE_ALIGNMENT      - 32
72 *    + PPC_LOW_POWER_MODE       - PPC_LOW_POWER_MODE_NONE
73 *    + PPC_HAS_EXCEPTION_PREFIX - 1
74 *    + PPC_HAS_FPU              - 1
75 *    + PPC_HAS_DOUBLE           - 1 if PPC_HAS_FPU,
76 *                               - 0 otherwise
77 *    + PPC_USE_MULTIPLE         - 0
78 */
79 
80/*
81 *  Define the low power mode models
82 *
83 *  Standard:   as defined for 603e
84 *  Nap Mode:   nap mode only (604)
85 *  XXX 403GB, 603, 603e, 604, 821
86 */
87
88#define PPC_LOW_POWER_MODE_NONE      0
89#define PPC_LOW_POWER_MODE_STANDARD  1
90
91/*
92 *  Figure out all CPU Model Feature Flags based upon compiler
93 *  predefines.
94 */
95
96#if defined(ppc403) || defined(ppc405)
97/*
98 *  IBM 403
99 *
100 *  Developed for 403GA.  Book checked for 403GB.
101 *
102 *  Does not have user mode.
103 */
104 
105#if defined(ppc403)
106#define CPU_MODEL_NAME "PowerPC 403"
107#elif defined (ppc405)
108#define CPU_MODEL_NAME "PowerPC 405"
109#endif
110#define PPC_ALIGNMENT           4 
111#define PPC_CACHE_ALIGNMENT     16
112#define PPC_HAS_RFCI            1
113#define PPC_USE_MULTIPLE        1
114#define PPC_I_CACHE             2048
115#define PPC_D_CACHE             1024
116
117#define PPC_HAS_EXCEPTION_PREFIX 0
118#define PPC_HAS_EVPR             1
119
120#elif defined(mpc555)
121
122#define CPU_MODEL_NAME  "PowerPC 555"
123
124/* Copied from mpc505 */
125#define PPC_ALIGNMENT           4
126#define PPC_CACHE_ALIGNMENT     16
127
128/* Added by querbach@realtime.bc.ca */
129#define PPC_LOW_POWER_MODE      PPC_LOW_POWER_MODE_STANDARD
130
131/* Based on comments by Sergei Organov <osv@Javad.RU> */
132#define PPC_I_CACHE             0
133#define PPC_D_CACHE             0
134
135#elif defined(mpc505) || defined(mpc509)
136/*
137 *  Submitted by Sergei Organov <osv@Javad.RU> as a patch against
138 *  3.6.0 long after 4.0 was released.   This is just an attempt
139 *  to get the setting correct.
140 */
141
142#define CPU_MODEL_NAME  "PowerPC 505/509"
143
144#define PPC_ALIGNMENT           4
145#define PPC_CACHE_ALIGNMENT     16
146#define PPC_I_CACHE             4096
147#define PPC_D_CACHE             0
148
149
150#elif defined(ppc601)
151
152/*
153 *  Submitted with original port -- book checked only.
154 */
155 
156#define CPU_MODEL_NAME  "PowerPC 601"
157
158#define PPC_ALIGNMENT           8
159#define PPC_USE_MULTIPLE        1
160#define PPC_I_CACHE             0
161#define PPC_D_CACHE             32768
162
163#elif defined(ppc602)
164/*
165 *  Submitted with original port -- book checked only.
166 */
167 
168#define CPU_MODEL_NAME  "PowerPC 602"
169
170#define PPC_ALIGNMENT           4
171#define PPC_HAS_DOUBLE          0
172#define PPC_I_CACHE             4096
173#define PPC_D_CACHE             4096
174
175#elif defined(ppc603)
176/*
177 *  Submitted with original port -- book checked only.
178 */
179 
180#define CPU_MODEL_NAME  "PowerPC 603"
181
182#define PPC_ALIGNMENT           8
183#define PPC_I_CACHE             8192
184#define PPC_D_CACHE             8192
185
186#elif defined(ppc603e)
187 
188#define CPU_MODEL_NAME  "PowerPC 603e"
189/*
190 *  Submitted with original port.
191 *
192 *  Known to work on real hardware.
193 */
194
195#define PPC_ALIGNMENT           8
196#define PPC_I_CACHE             16384
197#define PPC_D_CACHE             16384
198
199#define PPC_LOW_POWER_MODE PPC_LOW_POWER_MODE_STANDARD
200
201#elif defined(mpc604)
202/*
203 *  Submitted with original port -- book checked only.
204 */
205 
206#define CPU_MODEL_NAME  "PowerPC 604"
207
208#define PPC_ALIGNMENT           8
209#define PPC_I_CACHE             16384
210#define PPC_D_CACHE             16384
211 
212#elif defined(mpc860)
213/*
214 *  Added by Jay Monkman (jmonkman@frasca.com) 6/28/98
215 *  with some changes by Darlene Stewart (Darlene.Stewart@iit.nrc.ca)
216 */ 
217#define CPU_MODEL_NAME  "PowerPC MPC860"
218
219#define PPC_ALIGNMENT           4
220#define PPC_I_CACHE             4096
221#define PPC_D_CACHE             4096
222#define PPC_CACHE_ALIGNMENT     16
223#define PPC_INTERRUPT_MAX       71
224#define PPC_USE_MULTIPLE        1
225
226#elif defined(mpc821)
227/*
228 *  Added by Andrew Bray <andy@chaos.org.uk> 6/April/1999
229 */ 
230#define CPU_MODEL_NAME  "PowerPC MPC821"
231
232#define PPC_ALIGNMENT           4
233#define PPC_I_CACHE             4096
234#define PPC_D_CACHE             4096
235#define PPC_CACHE_ALIGNMENT     16
236#define PPC_INTERRUPT_MAX       71
237
238#elif defined(mpc750)
239
240#define CPU_MODEL_NAME  "PowerPC 750"
241
242#define PPC_ALIGNMENT           8
243#define PPC_I_CACHE             16384
244#define PPC_D_CACHE             16384
245
246#elif defined(mpc7400)
247
248#define CPU_MODEL_NAME  "PowerPC 7400"
249
250#define PPC_ALIGNMENT           8
251#define PPC_I_CACHE             32768
252#define PPC_D_CACHE             32768
253
254#elif defined(mpc7455)
255/*
256 *  Added by S.K. Feng <feng1@bnl.gov> 10/03
257 */
258
259#define CPU_MODEL_NAME  "PowerPC 7455"
260
261#define PPC_ALIGNMENT           8
262#define PPC_CACHE_ALIGNMENT     32
263#define PPC_I_CACHE             32768
264#define PPC_D_CACHE             32768
265
266#elif defined(mpc8260)
267/*
268 *  Added by Andy Dachs <a.dachs@sstl.co.uk> 23/11/2000
269 */
270#define CPU_MODEL_NAME  "PowerPC MPC8260"
271
272#define PPC_ALIGNMENT           4
273#define PPC_I_CACHE             16384
274#define PPC_D_CACHE             16384
275#define PPC_CACHE_ALIGNMENT     32
276#define PPC_INTERRUPT_MAX       125
277#define PPC_USE_MULTIPLE        1
278#else
279 
280#error "Unsupported CPU Model"
281 
282#endif
283
284/*
285 *  Application binary interfaces.
286 *
287 *  PPC_ABI MUST be defined as one of these.
288 *  Only big endian is currently supported.
289 */
290/*
291 *  SVR4 ABI
292 */
293#define PPC_ABI_SVR4            2
294/*
295 *  Embedded ABI
296 */
297#define PPC_ABI_EABI            3
298
299/*
300 *  Default to the EABI used by current GNU tools
301 */
302
303#ifndef PPC_ABI
304#define PPC_ABI PPC_ABI_EABI
305#endif
306
307#if (PPC_ABI == PPC_ABI_SVR4)
308#define PPC_STACK_ALIGNMENT     16
309#elif (PPC_ABI == PPC_ABI_EABI)
310#define PPC_STACK_ALIGNMENT     8
311#else
312#error  "PPC_ABI is not properly defined"
313#endif
314
315/*
316 *  Assemblers.
317 *  PPC_ASM MUST be defined as one of these.
318 *
319 *  PPC_ASM_ELF:   ELF assembler. Currently used for all ABIs.
320 *
321 *  NOTE: Only PPC_ABI_ELF is currently fully supported.
322 */
323
324#define PPC_ASM_ELF   0
325
326/*
327 *  Default to the assembler format used by the current GNU tools.
328 */
329
330#ifndef PPC_ASM
331#define PPC_ASM PPC_ASM_ELF
332#endif
333
334/*
335 *  If the maximum number of exception sources has not been defined,
336 *  then default it to 16.
337 */
338
339#ifndef PPC_INTERRUPT_MAX
340#define PPC_INTERRUPT_MAX       16
341#endif
342
343/*
344 *  Unless specified otherwise, the cache line size is defaulted to 32.
345 *
346 *  The derive the power of 2 the cache line is.
347 */
348
349#ifndef PPC_CACHE_ALIGNMENT
350#define PPC_CACHE_ALIGNMENT 32
351#endif
352
353#if (PPC_CACHE_ALIGNMENT == 16)
354#define PPC_CACHE_ALIGN_POWER 4
355#elif (PPC_CACHE_ALIGNMENT == 32)
356#define PPC_CACHE_ALIGN_POWER 5
357#else
358#error "Undefined power of 2 for PPC_CACHE_ALIGNMENT"
359#endif
360
361/*
362 *  Unless otherwise specified, assume the model has an IP/EP bit to
363 *  set the exception address prefix.
364 */
365
366#ifndef PPC_HAS_EXCEPTION_PREFIX
367#define PPC_HAS_EXCEPTION_PREFIX 1
368#endif
369
370/*
371 *  Unless otherwise specified, assume the model does NOT have
372 *  403 style EVPR register to set the exception address prefix.
373 */
374
375#ifndef PPC_HAS_EVPR
376#define PPC_HAS_EVPR 0
377#endif
378
379/*
380 *  If no low power mode model was specified, then assume there is none.
381 */
382
383#ifndef PPC_LOW_POWER_MODE
384#define PPC_LOW_POWER_MODE PPC_LOW_POWER_MODE_NONE
385#endif
386
387/*
388 *  Unless specified above, assume PPC_HAS_FPU to be a synonym for _SOFT_FLOAT.
389 *  FIXME: Should we tie PPC_HAS_FPU to _SOFT_FLOAT, directly
390 *     and disallow explicitly setting PPC_HAS_FPU?
391 */
392
393#ifndef PPC_HAS_FPU
394#ifdef _SOFT_FLOAT
395#define PPC_HAS_FPU 0
396#else
397#define PPC_HAS_FPU 1
398#endif
399#endif
400
401/*
402 *  Unless specified above, If the model has FP support, it is assumed to
403 *  support doubles (8-byte floating point numbers).
404 *
405 *  If the model does NOT have FP support, then the model does
406 *  NOT have double length FP registers.
407 */
408
409#ifndef PPC_HAS_DOUBLE
410#if (PPC_HAS_FPU)
411#define PPC_HAS_DOUBLE 1
412#else
413#define PPC_HAS_DOUBLE 0
414#endif
415#endif
416
417/*
418 *  Unless specified above, then assume the model does NOT have critical
419 *  interrupt support.
420 */
421
422#ifndef PPC_HAS_RFCI
423#define PPC_HAS_RFCI 0
424#endif
425
426/*
427 *  Unless specified above, do not use the load/store multiple instructions
428 *  in a context switch.
429 */
430
431#ifndef PPC_USE_MULTIPLE
432#define PPC_USE_MULTIPLE 0
433#endif
434
435/*
436 *  The following exceptions are not maskable, and are not
437 *  necessarily predictable, so cannot be offered to RTEMS:
438 *    Alignment exception - handled by the CPU module
439 *    Data exceptions.
440 *    Instruction exceptions.
441 */
442
443/*
444 *  Base Interrupt vectors supported on all models.
445 */
446#define PPC_IRQ_SYSTEM_RESET     0 /* 0x00100 - System reset.              */
447#define PPC_IRQ_MCHECK           1 /* 0x00200 - Machine check              */
448#define PPC_IRQ_PROTECT          2 /* 0x00300 - Protection violation       */
449#define PPC_IRQ_ISI              3 /* 0x00400 - Instruction Fetch error    */
450#define PPC_IRQ_EXTERNAL         4 /* 0x00500 - External interrupt         */
451#define PPC_IRQ_ALIGNMENT        5 /* 0X00600 - Alignment exception        */
452#define PPC_IRQ_PROGRAM          6 /* 0x00700 - Program exception          */
453#define PPC_IRQ_NOFP             7 /* 0x00800 - Floating point unavailable */
454#define PPC_IRQ_DECREMENTER      8 /* 0x00900 - Decrementer interrupt      */
455#define PPC_IRQ_RESERVED_A       9 /* 0x00a00 - Implementation Reserved    */
456#define PPC_IRQ_RESERVED_B      10 /* 0x00b00 - Implementation Reserved    */
457#define PPC_IRQ_SCALL           11 /* 0x00c00 - System call                */
458#define PPC_IRQ_TRACE           12 /* 0x00d00 - Trace Exception            */
459#define PPC_IRQ_FP_ASST         13 /* ox00e00 - Floating point assist      */
460#define PPC_STD_IRQ_LAST        PPC_IRQ_FP_ASST
461
462#define PPC_IRQ_FIRST           PPC_IRQ_SYSTEM_RESET
463
464#if defined(ppc403) || defined(ppc405)
465                                 
466#define PPC_IRQ_CRIT     PPC_IRQ_SYSTEM_RESET /*0x00100- Critical int. pin */
467#define PPC_IRQ_PIT      (PPC_STD_IRQ_LAST+1) /*0x01000- Pgm interval timer*/
468#define PPC_IRQ_FIT      (PPC_STD_IRQ_LAST+2) /*0x01010- Fixed int. timer  */
469#define PPC_IRQ_WATCHDOG (PPC_STD_IRQ_LAST+3) /*0x01020- Watchdog timer    */
470#define PPC_IRQ_DEBUG    (PPC_STD_IRQ_LAST+4) /*0x02000- Debug exceptions  */
471#define PPC_IRQ_LAST     PPC_IRQ_DEBUG
472
473#elif defined(mpc505) || defined(mpc509)
474#define PPC_IRQ_SOFTEMU   (PPC_STD_IRQ_LAST+1)    /* Software emulation. */
475#define PPC_IRQ_DATA_BP   (PPC_STD_IRQ_LAST+ 2)
476#define PPC_IRQ_INST_BP   (PPC_STD_IRQ_LAST+ 3)
477#define PPC_IRQ_MEXT_BP   (PPC_STD_IRQ_LAST+ 4)
478#define PPC_IRQ_NMEXT_BP  (PPC_STD_IRQ_LAST+ 5)
479
480#elif defined(mpc555)
481#define PPC_IRQ_SOFTEMU   (PPC_STD_IRQ_LAST+1)  /* Software emulation. */
482#define PPC_IRQ_INST_PE   (PPC_STD_IRQ_LAST+2)  /* Insn protection error */
483#define PPC_IRQ_DATA_PE   (PPC_STD_IRQ_LAST+3)  /* Data protection error */
484#define PPC_IRQ_DATA_BP   (PPC_STD_IRQ_LAST+4)  /* Data breakpoint */
485#define PPC_IRQ_INST_BP   (PPC_STD_IRQ_LAST+5)  /* Insn breakpoint */
486#define PPC_IRQ_MEXT_BP   (PPC_STD_IRQ_LAST+6)  /* Maskable ext bkpt */
487#define PPC_IRQ_NMEXT_BP  (PPC_STD_IRQ_LAST+7)  /* Non-maskable ext bkpt */
488#define PPC_IRQ_LAST      PPC_IRQ_NMEXT_BP
489
490#elif defined(ppc601)
491#define PPC_IRQ_TRACE    (PPC_STD_IRQ_LAST+1) /*0x02000-Run/Trace Exception*/
492#define PPC_IRQ_LAST     PPC_IRQ_TRACE       
493
494#elif defined(ppc602)
495#define PPC_IRQ_LAST     (PPC_STD_IRQ_LAST)
496
497#elif defined(ppc603)
498#define PPC_IRQ_TRANS_MISS (PPC_STD_IRQ_LAST+1) /*0x1000-Ins Translation Miss*/
499#define PPC_IRQ_DATA_LOAD  (PPC_STD_IRQ_LAST+2) /*0x1100-Data Load Trans Miss*/
500#define PPC_IRQ_DATA_STORE (PPC_STD_IRQ_LAST+3) /*0x1200-Data Store Miss     */
501#define PPC_IRQ_ADDR_BRK   (PPC_STD_IRQ_LAST+4) /*0x1300-Instruction Bkpoint */
502#define PPC_IRQ_SYS_MGT    (PPC_STD_IRQ_LAST+5) /*0x1400-System Management   */
503#define PPC_IRQ_LAST       PPC_IRQ_SYS_MGT   
504
505#elif defined(ppc603e)
506#define PPC_TLB_INST_MISS  (PPC_STD_IRQ_LAST+1) /*0x1000-Instruction TLB Miss*/
507#define PPC_TLB_LOAD_MISS  (PPC_STD_IRQ_LAST+2) /*0x1100-TLB miss on load  */
508#define PPC_TLB_STORE_MISS (PPC_STD_IRQ_LAST+3) /*0x1200-TLB Miss on store */
509#define PPC_IRQ_ADDRBRK    (PPC_STD_IRQ_LAST+4) /*0x1300-Instruct addr break */
510#define PPC_IRQ_SYS_MGT    (PPC_STD_IRQ_LAST+5) /*0x1400-System Management   */
511#define PPC_IRQ_LAST       PPC_IRQ_SYS_MGT   
512
513
514#elif defined(mpc604)
515#define PPC_IRQ_ADDR_BRK (PPC_STD_IRQ_LAST+1) /*0x1300- Inst. addr break  */
516#define PPC_IRQ_SYS_MGT  (PPC_STD_IRQ_LAST+2) /*0x1400- System Management */
517#define PPC_IRQ_LAST     PPC_IRQ_SYS_MGT 
518
519#elif defined(mpc860) || defined(mpc821)
520#define PPC_IRQ_EMULATE         (PPC_STD_IRQ_LAST+1) /*0x1000-Software emulation  */
521#define PPC_IRQ_INST_MISS       (PPC_STD_IRQ_LAST+2) /*0x1100-Instruction TLB miss*/
522#define PPC_IRQ_DATA_MISS       (PPC_STD_IRQ_LAST+3) /*0x1200-Data TLB miss */
523#define PPC_IRQ_INST_ERR        (PPC_STD_IRQ_LAST+4) /*0x1300-Instruction TLB err */
524#define PPC_IRQ_DATA_ERR        (PPC_STD_IRQ_LAST+5) /*0x1400-Data TLB error */
525#define PPC_IRQ_DATA_BPNT       (PPC_STD_IRQ_LAST+6) /*0x1C00-Data breakpoint */
526#define PPC_IRQ_INST_BPNT       (PPC_STD_IRQ_LAST+7) /*0x1D00-Inst breakpoint */
527#define PPC_IRQ_IO_BPNT         (PPC_STD_IRQ_LAST+8) /*0x1E00-Peripheral breakpnt */
528#define PPC_IRQ_DEV_PORT        (PPC_STD_IRQ_LAST+9) /*0x1F00-Development port */
529#define PPC_IRQ_IRQ0            (PPC_STD_IRQ_LAST + 10)
530#define PPC_IRQ_LVL0            (PPC_STD_IRQ_LAST + 11)
531#define PPC_IRQ_IRQ1            (PPC_STD_IRQ_LAST + 12)
532#define PPC_IRQ_LVL1            (PPC_STD_IRQ_LAST + 13)
533#define PPC_IRQ_IRQ2            (PPC_STD_IRQ_LAST + 14)
534#define PPC_IRQ_LVL2            (PPC_STD_IRQ_LAST + 15)
535#define PPC_IRQ_IRQ3            (PPC_STD_IRQ_LAST + 16)
536#define PPC_IRQ_LVL3            (PPC_STD_IRQ_LAST + 17)
537#define PPC_IRQ_IRQ4            (PPC_STD_IRQ_LAST + 18)
538#define PPC_IRQ_LVL4            (PPC_STD_IRQ_LAST + 19)
539#define PPC_IRQ_IRQ5            (PPC_STD_IRQ_LAST + 20)
540#define PPC_IRQ_LVL5            (PPC_STD_IRQ_LAST + 21)
541#define PPC_IRQ_IRQ6            (PPC_STD_IRQ_LAST + 22)
542#define PPC_IRQ_LVL6            (PPC_STD_IRQ_LAST + 23)
543#define PPC_IRQ_IRQ7            (PPC_STD_IRQ_LAST + 24)
544#define PPC_IRQ_LVL7            (PPC_STD_IRQ_LAST + 25)
545#define PPC_IRQ_CPM_ERROR       (PPC_STD_IRQ_LAST + 26)
546#define PPC_IRQ_CPM_PC4         (PPC_STD_IRQ_LAST + 27)
547#define PPC_IRQ_CPM_PC5         (PPC_STD_IRQ_LAST + 28)
548#define PPC_IRQ_CPM_SMC2        (PPC_STD_IRQ_LAST + 29)
549#define PPC_IRQ_CPM_SMC1        (PPC_STD_IRQ_LAST + 30)
550#define PPC_IRQ_CPM_SPI         (PPC_STD_IRQ_LAST + 31)
551#define PPC_IRQ_CPM_PC6         (PPC_STD_IRQ_LAST + 32)
552#define PPC_IRQ_CPM_TIMER4      (PPC_STD_IRQ_LAST + 33)
553#define PPC_IRQ_CPM_RESERVED_8  (PPC_STD_IRQ_LAST + 34)
554#define PPC_IRQ_CPM_PC7         (PPC_STD_IRQ_LAST + 35)
555#define PPC_IRQ_CPM_PC8         (PPC_STD_IRQ_LAST + 36)
556#define PPC_IRQ_CPM_PC9         (PPC_STD_IRQ_LAST + 37)
557#define PPC_IRQ_CPM_TIMER3      (PPC_STD_IRQ_LAST + 38)
558#define PPC_IRQ_CPM_RESERVED_D  (PPC_STD_IRQ_LAST + 39)
559#define PPC_IRQ_CPM_PC10        (PPC_STD_IRQ_LAST + 40)
560#define PPC_IRQ_CPM_PC11        (PPC_STD_IRQ_LAST + 41)
561#define PPC_IRQ_CPM_I2C         (PPC_STD_IRQ_LAST + 42)
562#define PPC_IRQ_CPM_RISC_TIMER  (PPC_STD_IRQ_LAST + 43)
563#define PPC_IRQ_CPM_TIMER2      (PPC_STD_IRQ_LAST + 44)
564#define PPC_IRQ_CPM_RESERVED_13 (PPC_STD_IRQ_LAST + 45)
565#define PPC_IRQ_CPM_IDMA2       (PPC_STD_IRQ_LAST + 46)
566#define PPC_IRQ_CPM_IDMA1       (PPC_STD_IRQ_LAST + 47)
567#define PPC_IRQ_CPM_SDMA_ERROR  (PPC_STD_IRQ_LAST + 48)
568#define PPC_IRQ_CPM_PC12        (PPC_STD_IRQ_LAST + 49)
569#define PPC_IRQ_CPM_PC13        (PPC_STD_IRQ_LAST + 50)
570#define PPC_IRQ_CPM_TIMER1      (PPC_STD_IRQ_LAST + 51)
571#define PPC_IRQ_CPM_PC14        (PPC_STD_IRQ_LAST + 52)
572#define PPC_IRQ_CPM_SCC4        (PPC_STD_IRQ_LAST + 53)
573#define PPC_IRQ_CPM_SCC3        (PPC_STD_IRQ_LAST + 54)
574#define PPC_IRQ_CPM_SCC2        (PPC_STD_IRQ_LAST + 55)
575#define PPC_IRQ_CPM_SCC1        (PPC_STD_IRQ_LAST + 56)
576#define PPC_IRQ_CPM_PC15        (PPC_STD_IRQ_LAST + 57)
577
578#define PPC_IRQ_LAST             PPC_IRQ_CPM_PC15
579
580#elif defined(mpc8260)
581
582#define PPC_IRQ_INST_MISS       (PPC_STD_IRQ_LAST+1) /*0x1000-Instruction TLB miss*/
583#define PPC_IRQ_DATA_MISS       (PPC_STD_IRQ_LAST+2) /*0x1100-Data TLB miss */
584#define PPC_IRQ_DATA_L_MISS     (PPC_STD_IRQ_LAST+3) /*0x1200-Data TLB load miss */
585#define PPC_IRQ_DATA_S_MISS     (PPC_STD_IRQ_LAST+4) /*0x1300-Data TLB store miss */
586#define PPC_IRQ_INST_BPNT       (PPC_STD_IRQ_LAST+5) /*0x1400-Inst address breakpoint */
587#define PPC_IRQ_SYS_MGT         (PPC_STD_IRQ_LAST+6) /*0x1500-System Management */
588/* 0x1600 - 0x2F00 reserved */
589#define PPC_IRQ_CPM_NONE        (PPC_STD_IRQ_LAST + 50)
590#define PPC_IRQ_CPM_I2C         (PPC_STD_IRQ_LAST + 51)
591#define PPC_IRQ_CPM_SPI         (PPC_STD_IRQ_LAST + 52)
592#define PPC_IRQ_CPM_RISC_TIMER  (PPC_STD_IRQ_LAST + 53)
593#define PPC_IRQ_CPM_SMC1        (PPC_STD_IRQ_LAST + 54)
594#define PPC_IRQ_CPM_SMC2        (PPC_STD_IRQ_LAST + 55)
595#define PPC_IRQ_CPM_IDMA1       (PPC_STD_IRQ_LAST + 56)
596#define PPC_IRQ_CPM_IDMA2       (PPC_STD_IRQ_LAST + 57)
597#define PPC_IRQ_CPM_IDMA3       (PPC_STD_IRQ_LAST + 58)
598#define PPC_IRQ_CPM_IDMA4       (PPC_STD_IRQ_LAST + 59)
599#define PPC_IRQ_CPM_SDMA        (PPC_STD_IRQ_LAST + 60)
600#define PPC_IRQ_CPM_RES_A       (PPC_STD_IRQ_LAST + 61)
601#define PPC_IRQ_CPM_TIMER1      (PPC_STD_IRQ_LAST + 62)
602#define PPC_IRQ_CPM_TIMER2      (PPC_STD_IRQ_LAST + 63)
603#define PPC_IRQ_CPM_TIMER3      (PPC_STD_IRQ_LAST + 64)
604#define PPC_IRQ_CPM_TIMER4      (PPC_STD_IRQ_LAST + 65)
605#define PPC_IRQ_CPM_TMCNT       (PPC_STD_IRQ_LAST + 66)
606#define PPC_IRQ_CPM_PIT         (PPC_STD_IRQ_LAST + 67)
607#define PPC_IRQ_CPM_RES_B       (PPC_STD_IRQ_LAST + 68)
608#define PPC_IRQ_CPM_IRQ1        (PPC_STD_IRQ_LAST + 69)
609#define PPC_IRQ_CPM_IRQ2        (PPC_STD_IRQ_LAST + 70)
610#define PPC_IRQ_CPM_IRQ3        (PPC_STD_IRQ_LAST + 71)
611#define PPC_IRQ_CPM_IRQ4        (PPC_STD_IRQ_LAST + 72)
612#define PPC_IRQ_CPM_IRQ5        (PPC_STD_IRQ_LAST + 73)
613#define PPC_IRQ_CPM_IRQ6        (PPC_STD_IRQ_LAST + 74)
614#define PPC_IRQ_CPM_IRQ7        (PPC_STD_IRQ_LAST + 75)
615#define PPC_IRQ_CPM_RES_C       (PPC_STD_IRQ_LAST + 76)
616#define PPC_IRQ_CPM_RES_D       (PPC_STD_IRQ_LAST + 77)
617#define PPC_IRQ_CPM_RES_E       (PPC_STD_IRQ_LAST + 78)
618#define PPC_IRQ_CPM_RES_F       (PPC_STD_IRQ_LAST + 79)
619#define PPC_IRQ_CPM_RES_G       (PPC_STD_IRQ_LAST + 80)
620#define PPC_IRQ_CPM_RES_H       (PPC_STD_IRQ_LAST + 81)
621#define PPC_IRQ_CPM_FCC1        (PPC_STD_IRQ_LAST + 82)
622#define PPC_IRQ_CPM_FCC2        (PPC_STD_IRQ_LAST + 83)
623#define PPC_IRQ_CPM_FCC3        (PPC_STD_IRQ_LAST + 84)
624#define PPC_IRQ_CPM_RES_I       (PPC_STD_IRQ_LAST + 85)
625#define PPC_IRQ_CPM_MCC1        (PPC_STD_IRQ_LAST + 86)
626#define PPC_IRQ_CPM_MCC2        (PPC_STD_IRQ_LAST + 87)
627#define PPC_IRQ_CPM_RES_J       (PPC_STD_IRQ_LAST + 88)
628#define PPC_IRQ_CPM_RES_K       (PPC_STD_IRQ_LAST + 89)
629#define PPC_IRQ_CPM_SCC1        (PPC_STD_IRQ_LAST + 90)
630#define PPC_IRQ_CPM_SCC2        (PPC_STD_IRQ_LAST + 91)
631#define PPC_IRQ_CPM_SCC3        (PPC_STD_IRQ_LAST + 92)
632#define PPC_IRQ_CPM_SCC4        (PPC_STD_IRQ_LAST + 93)
633#define PPC_IRQ_CPM_RES_L       (PPC_STD_IRQ_LAST + 94)
634#define PPC_IRQ_CPM_RES_M       (PPC_STD_IRQ_LAST + 95)
635#define PPC_IRQ_CPM_RES_N       (PPC_STD_IRQ_LAST + 96)
636#define PPC_IRQ_CPM_RES_O       (PPC_STD_IRQ_LAST + 97)
637#define PPC_IRQ_CPM_PC15        (PPC_STD_IRQ_LAST + 98)
638#define PPC_IRQ_CPM_PC14        (PPC_STD_IRQ_LAST + 99)
639#define PPC_IRQ_CPM_PC13        (PPC_STD_IRQ_LAST + 100)
640#define PPC_IRQ_CPM_PC12        (PPC_STD_IRQ_LAST + 101)
641#define PPC_IRQ_CPM_PC11        (PPC_STD_IRQ_LAST + 102)
642#define PPC_IRQ_CPM_PC10        (PPC_STD_IRQ_LAST + 103)
643#define PPC_IRQ_CPM_PC9         (PPC_STD_IRQ_LAST + 104)
644#define PPC_IRQ_CPM_PC8         (PPC_STD_IRQ_LAST + 105)
645#define PPC_IRQ_CPM_PC7         (PPC_STD_IRQ_LAST + 106)
646#define PPC_IRQ_CPM_PC6         (PPC_STD_IRQ_LAST + 107)
647#define PPC_IRQ_CPM_PC5         (PPC_STD_IRQ_LAST + 108)
648#define PPC_IRQ_CPM_PC4         (PPC_STD_IRQ_LAST + 109)
649#define PPC_IRQ_CPM_PC3         (PPC_STD_IRQ_LAST + 110)
650#define PPC_IRQ_CPM_PC2         (PPC_STD_IRQ_LAST + 111)
651#define PPC_IRQ_CPM_PC1         (PPC_STD_IRQ_LAST + 112)
652#define PPC_IRQ_CPM_PC0         (PPC_STD_IRQ_LAST + 113)
653
654#define PPC_IRQ_LAST             PPC_IRQ_CPM_PC0
655
656#endif
657
658
659/*
660 *  If the maximum number of exception sources is too low,
661 *  then fix it
662 */
663
664#if PPC_INTERRUPT_MAX <= PPC_IRQ_LAST
665#undef PPC_INTERRUPT_MAX
666#define PPC_INTERRUPT_MAX ((PPC_IRQ_LAST) + 1)
667#endif
668
669/*
670 *  Initial value for the FPSCR register
671 */
672
673#define PPC_INIT_FPSCR          0x000000f8
674
675#ifdef __cplusplus
676}
677#endif
678
679#endif /* _RTEMS_SCORE_POWERPC_H */
Note: See TracBrowser for help on using the repository browser.