source: rtems/cpukit/score/cpu/mips/rtems/score/cpu.h @ 293c0e30

4.104.114.84.95
Last change on this file since 293c0e30 was 293c0e30, checked in by Joel Sherrill <joel.sherrill@…>, on 03/15/02 at 19:47:36

2002-03-13 Greg Menke <gregory.menke@…>

  • cpu_asm.S: Fixed a sneaky return from int w/ ints disabled bug.
  • rtems/score/cpu.h: Fixed register numbering in comments and made interrupt enable/disable more robust.
  • Property mode set to 100644
File size: 42.7 KB
Line 
1/*
2 *  Mips CPU Dependent Header File
3 *
4 *  Conversion to MIPS port by Alan Cudmore <alanc@linuxstart.com> and
5 *           Joel Sherrill <joel@OARcorp.com>.
6 *
7 *    These changes made the code conditional on standard cpp predefines,
8 *    merged the mips1 and mips3 code sequences as much as possible,
9 *    and moved some of the assembly code to C.  Alan did much of the
10 *    initial analysis and rework.  Joel took over from there and
11 *    wrote the JMR3904 BSP so this could be tested.  Joel also
12 *    added the new interrupt vectoring support in libcpu and
13 *    tried to better support the various interrupt controllers.
14 *
15 *  Original MIP64ORION port by Craig Lebakken <craigl@transition.com>
16 *           COPYRIGHT (c) 1996 by Transition Networks Inc.
17 *
18 *    To anyone who acknowledges that this file is provided "AS IS"
19 *    without any express or implied warranty:
20 *      permission to use, copy, modify, and distribute this file
21 *      for any purpose is hereby granted without fee, provided that
22 *      the above copyright notice and this notice appears in all
23 *      copies, and that the name of Transition Networks not be used in
24 *      advertising or publicity pertaining to distribution of the
25 *      software without specific, written prior permission.
26 *      Transition Networks makes no representations about the suitability
27 *      of this software for any purpose.
28 *
29 *  COPYRIGHT (c) 1989-2001.
30 *  On-Line Applications Research Corporation (OAR).
31 *
32 *  The license and distribution terms for this file may be
33 *  found in the file LICENSE in this distribution or at
34 *  http://www.OARcorp.com/rtems/license.html.
35 *
36 *  $Id$
37 */
38
39#ifndef __CPU_h
40#define __CPU_h
41
42#ifdef __cplusplus
43extern "C" {
44#endif
45
46#include <rtems/score/mips.h>       /* pick up machine definitions */
47#ifndef ASM
48#include <rtems/score/mipstypes.h>
49#endif
50
51/* conditional compilation parameters */
52
53/*
54 *  Should the calls to _Thread_Enable_dispatch be inlined?
55 *
56 *  If TRUE, then they are inlined.
57 *  If FALSE, then a subroutine call is made.
58 *
59 *  Basically this is an example of the classic trade-off of size
60 *  versus speed.  Inlining the call (TRUE) typically increases the
61 *  size of RTEMS while speeding up the enabling of dispatching.
62 *  [NOTE: In general, the _Thread_Dispatch_disable_level will
63 *  only be 0 or 1 unless you are in an interrupt handler and that
64 *  interrupt handler invokes the executive.]  When not inlined
65 *  something calls _Thread_Enable_dispatch which in turns calls
66 *  _Thread_Dispatch.  If the enable dispatch is inlined, then
67 *  one subroutine call is avoided entirely.]
68 */
69
70#define CPU_INLINE_ENABLE_DISPATCH       FALSE
71
72/*
73 *  Should the body of the search loops in _Thread_queue_Enqueue_priority
74 *  be unrolled one time?  In unrolled each iteration of the loop examines
75 *  two "nodes" on the chain being searched.  Otherwise, only one node
76 *  is examined per iteration.
77 *
78 *  If TRUE, then the loops are unrolled.
79 *  If FALSE, then the loops are not unrolled.
80 *
81 *  The primary factor in making this decision is the cost of disabling
82 *  and enabling interrupts (_ISR_Flash) versus the cost of rest of the
83 *  body of the loop.  On some CPUs, the flash is more expensive than
84 *  one iteration of the loop body.  In this case, it might be desirable
85 *  to unroll the loop.  It is important to note that on some CPUs, this
86 *  code is the longest interrupt disable period in RTEMS.  So it is
87 *  necessary to strike a balance when setting this parameter.
88 */
89
90#define CPU_UNROLL_ENQUEUE_PRIORITY      TRUE
91
92/*
93 *  Does RTEMS manage a dedicated interrupt stack in software?
94 *
95 *  If TRUE, then a stack is allocated in _Interrupt_Manager_initialization.
96 *  If FALSE, nothing is done.
97 *
98 *  If the CPU supports a dedicated interrupt stack in hardware,
99 *  then it is generally the responsibility of the BSP to allocate it
100 *  and set it up.
101 *
102 *  If the CPU does not support a dedicated interrupt stack, then
103 *  the porter has two options: (1) execute interrupts on the
104 *  stack of the interrupted task, and (2) have RTEMS manage a dedicated
105 *  interrupt stack.
106 *
107 *  If this is TRUE, CPU_ALLOCATE_INTERRUPT_STACK should also be TRUE.
108 *
109 *  Only one of CPU_HAS_SOFTWARE_INTERRUPT_STACK and
110 *  CPU_HAS_HARDWARE_INTERRUPT_STACK should be set to TRUE.  It is
111 *  possible that both are FALSE for a particular CPU.  Although it
112 *  is unclear what that would imply about the interrupt processing
113 *  procedure on that CPU.
114 */
115
116#define CPU_HAS_SOFTWARE_INTERRUPT_STACK FALSE
117
118/*
119 *  Does this CPU have hardware support for a dedicated interrupt stack?
120 *
121 *  If TRUE, then it must be installed during initialization.
122 *  If FALSE, then no installation is performed.
123 *
124 *  If this is TRUE, CPU_ALLOCATE_INTERRUPT_STACK should also be TRUE.
125 *
126 *  Only one of CPU_HAS_SOFTWARE_INTERRUPT_STACK and
127 *  CPU_HAS_HARDWARE_INTERRUPT_STACK should be set to TRUE.  It is
128 *  possible that both are FALSE for a particular CPU.  Although it
129 *  is unclear what that would imply about the interrupt processing
130 *  procedure on that CPU.
131 */
132
133#define CPU_HAS_HARDWARE_INTERRUPT_STACK FALSE
134
135/*
136 *  Does RTEMS allocate a dedicated interrupt stack in the Interrupt Manager?
137 *
138 *  If TRUE, then the memory is allocated during initialization.
139 *  If FALSE, then the memory is allocated during initialization.
140 *
141 *  This should be TRUE is CPU_HAS_SOFTWARE_INTERRUPT_STACK is TRUE
142 *  or CPU_INSTALL_HARDWARE_INTERRUPT_STACK is TRUE.
143 */
144
145#define CPU_ALLOCATE_INTERRUPT_STACK FALSE
146
147/*
148 *  Does the RTEMS invoke the user's ISR with the vector number and
149 *  a pointer to the saved interrupt frame (1) or just the vector
150 *  number (0)?
151 *
152 */
153
154#define CPU_ISR_PASSES_FRAME_POINTER 1
155
156
157
158/*
159 *  Does the CPU have hardware floating point?
160 *
161 *  If TRUE, then the RTEMS_FLOATING_POINT task attribute is supported.
162 *  If FALSE, then the RTEMS_FLOATING_POINT task attribute is ignored.
163 *
164 *  If there is a FP coprocessor such as the i387 or mc68881, then
165 *  the answer is TRUE.
166 *
167 *  The macro name "MIPS_HAS_FPU" should be made CPU specific.
168 *  It indicates whether or not this CPU model has FP support.  For
169 *  example, it would be possible to have an i386_nofp CPU model
170 *  which set this to false to indicate that you have an i386 without
171 *  an i387 and wish to leave floating point support out of RTEMS.
172 */
173
174#if ( MIPS_HAS_FPU == 1 )
175#define CPU_HARDWARE_FP     TRUE
176#else
177#define CPU_HARDWARE_FP     FALSE
178#endif
179
180/*
181 *  Are all tasks RTEMS_FLOATING_POINT tasks implicitly?
182 *
183 *  If TRUE, then the RTEMS_FLOATING_POINT task attribute is assumed.
184 *  If FALSE, then the RTEMS_FLOATING_POINT task attribute is followed.
185 *
186 *  So far, the only CPU in which this option has been used is the
187 *  HP PA-RISC.  The HP C compiler and gcc both implicitly use the
188 *  floating point registers to perform integer multiplies.  If
189 *  a function which you would not think utilize the FP unit DOES,
190 *  then one can not easily predict which tasks will use the FP hardware.
191 *  In this case, this option should be TRUE.
192 *
193 *  If CPU_HARDWARE_FP is FALSE, then this should be FALSE as well.
194 */
195
196#define CPU_ALL_TASKS_ARE_FP    FALSE
197
198/*
199 *  Should the IDLE task have a floating point context?
200 *
201 *  If TRUE, then the IDLE task is created as a RTEMS_FLOATING_POINT task
202 *  and it has a floating point context which is switched in and out.
203 *  If FALSE, then the IDLE task does not have a floating point context.
204 *
205 *  Setting this to TRUE negatively impacts the time required to preempt
206 *  the IDLE task from an interrupt because the floating point context
207 *  must be saved as part of the preemption.
208 */
209
210#define CPU_IDLE_TASK_IS_FP      FALSE
211
212/*
213 *  Should the saving of the floating point registers be deferred
214 *  until a context switch is made to another different floating point
215 *  task?
216 *
217 *  If TRUE, then the floating point context will not be stored until
218 *  necessary.  It will remain in the floating point registers and not
219 *  disturned until another floating point task is switched to.
220 *
221 *  If FALSE, then the floating point context is saved when a floating
222 *  point task is switched out and restored when the next floating point
223 *  task is restored.  The state of the floating point registers between
224 *  those two operations is not specified.
225 *
226 *  If the floating point context does NOT have to be saved as part of
227 *  interrupt dispatching, then it should be safe to set this to TRUE.
228 *
229 *  Setting this flag to TRUE results in using a different algorithm
230 *  for deciding when to save and restore the floating point context.
231 *  The deferred FP switch algorithm minimizes the number of times
232 *  the FP context is saved and restored.  The FP context is not saved
233 *  until a context switch is made to another, different FP task.
234 *  Thus in a system with only one FP task, the FP context will never
235 *  be saved or restored.
236 */
237
238#define CPU_USE_DEFERRED_FP_SWITCH       TRUE
239
240/*
241 *  Does this port provide a CPU dependent IDLE task implementation?
242 *
243 *  If TRUE, then the routine _CPU_Internal_threads_Idle_thread_body
244 *  must be provided and is the default IDLE thread body instead of
245 *  _Internal_threads_Idle_thread_body.
246 *
247 *  If FALSE, then use the generic IDLE thread body if the BSP does
248 *  not provide one.
249 *
250 *  This is intended to allow for supporting processors which have
251 *  a low power or idle mode.  When the IDLE thread is executed, then
252 *  the CPU can be powered down.
253 *
254 *  The order of precedence for selecting the IDLE thread body is:
255 *
256 *    1.  BSP provided
257 *    2.  CPU dependent (if provided)
258 *    3.  generic (if no BSP and no CPU dependent)
259 */
260
261/* we can use the low power wait instruction for the IDLE thread */
262#define CPU_PROVIDES_IDLE_THREAD_BODY    TRUE
263
264/*
265 *  Does the stack grow up (toward higher addresses) or down
266 *  (toward lower addresses)?
267 *
268 *  If TRUE, then the grows upward.
269 *  If FALSE, then the grows toward smaller addresses.
270 */
271
272/* our stack grows down */
273#define CPU_STACK_GROWS_UP               FALSE
274
275/*
276 *  The following is the variable attribute used to force alignment
277 *  of critical RTEMS structures.  On some processors it may make
278 *  sense to have these aligned on tighter boundaries than
279 *  the minimum requirements of the compiler in order to have as
280 *  much of the critical data area as possible in a cache line.
281 *
282 *  The placement of this macro in the declaration of the variables
283 *  is based on the syntactically requirements of the GNU C
284 *  "__attribute__" extension.  For example with GNU C, use
285 *  the following to force a structures to a 32 byte boundary.
286 *
287 *      __attribute__ ((aligned (32)))
288 *
289 *  NOTE:  Currently only the Priority Bit Map table uses this feature.
290 *         To benefit from using this, the data must be heavily
291 *         used so it will stay in the cache and used frequently enough
292 *         in the executive to justify turning this on.
293 */
294
295/* our cache line size is 16 bytes */
296#if __GNUC__
297#define CPU_STRUCTURE_ALIGNMENT __attribute__ ((aligned (16)))
298#else
299#define CPU_STRUCTURE_ALIGNMENT
300#endif
301
302/*
303 *  Define what is required to specify how the network to host conversion
304 *  routines are handled.
305 */
306
307#define CPU_HAS_OWN_HOST_TO_NETWORK_ROUTINES     FALSE
308#define CPU_BIG_ENDIAN                           TRUE
309#define CPU_LITTLE_ENDIAN                        FALSE
310
311/*
312 *  The following defines the number of bits actually used in the
313 *  interrupt field of the task mode.  How those bits map to the
314 *  CPU interrupt levels is defined by the routine _CPU_ISR_Set_level().
315 */
316
317#define CPU_MODES_INTERRUPT_MASK   0x000000ff
318
319/*
320 *  Processor defined structures
321 *
322 *  Examples structures include the descriptor tables from the i386
323 *  and the processor control structure on the i960ca.
324 */
325
326/* may need to put some structures here.  */
327
328/*
329 * Contexts
330 *
331 *  Generally there are 2 types of context to save.
332 *     1. Interrupt registers to save
333 *     2. Task level registers to save
334 *
335 *  This means we have the following 3 context items:
336 *     1. task level context stuff::  Context_Control
337 *     2. floating point task stuff:: Context_Control_fp
338 *     3. special interrupt level context :: Context_Control_interrupt
339 *
340 *  On some processors, it is cost-effective to save only the callee
341 *  preserved registers during a task context switch.  This means
342 *  that the ISR code needs to save those registers which do not
343 *  persist across function calls.  It is not mandatory to make this
344 *  distinctions between the caller/callee saves registers for the
345 *  purpose of minimizing context saved during task switch and on interrupts.
346 *  If the cost of saving extra registers is minimal, simplicity is the
347 *  choice.  Save the same context on interrupt entry as for tasks in
348 *  this case.
349 *
350 *  Additionally, if gdb is to be made aware of RTEMS tasks for this CPU, then
351 *  care should be used in designing the context area.
352 *
353 *  On some CPUs with hardware floating point support, the Context_Control_fp
354 *  structure will not be used or it simply consist of an array of a
355 *  fixed number of bytes.   This is done when the floating point context
356 *  is dumped by a "FP save context" type instruction and the format
357 *  is not really defined by the CPU.  In this case, there is no need
358 *  to figure out the exact format -- only the size.  Of course, although
359 *  this is enough information for RTEMS, it is probably not enough for
360 *  a debugger such as gdb.  But that is another problem.
361 */
362
363#ifndef ASSEMBLY_ONLY
364
365/* WARNING: If this structure is modified, the constants in cpu.h must be updated. */
366#if __mips == 1
367#define __MIPS_REGISTER_TYPE     unsigned32
368#define __MIPS_FPU_REGISTER_TYPE unsigned32
369#elif __mips == 3
370#define __MIPS_REGISTER_TYPE     unsigned64
371#define __MIPS_FPU_REGISTER_TYPE unsigned64
372#else
373#error "mips register size: unknown architecture level!!"
374#endif
375typedef struct {
376    __MIPS_REGISTER_TYPE s0;
377    __MIPS_REGISTER_TYPE s1;
378    __MIPS_REGISTER_TYPE s2;
379    __MIPS_REGISTER_TYPE s3;
380    __MIPS_REGISTER_TYPE s4;
381    __MIPS_REGISTER_TYPE s5;
382    __MIPS_REGISTER_TYPE s6;
383    __MIPS_REGISTER_TYPE s7;
384    __MIPS_REGISTER_TYPE sp;
385    __MIPS_REGISTER_TYPE fp;
386    __MIPS_REGISTER_TYPE ra;
387    __MIPS_REGISTER_TYPE c0_sr;
388    __MIPS_REGISTER_TYPE c0_epc;
389} Context_Control;
390
391/* WARNING: If this structure is modified, the constants in cpu.h
392 *          must also be updated.
393 */
394
395typedef struct {
396#if ( CPU_HARDWARE_FP == TRUE )
397    __MIPS_FPU_REGISTER_TYPE fp0;
398    __MIPS_FPU_REGISTER_TYPE fp1;
399    __MIPS_FPU_REGISTER_TYPE fp2;
400    __MIPS_FPU_REGISTER_TYPE fp3;
401    __MIPS_FPU_REGISTER_TYPE fp4;
402    __MIPS_FPU_REGISTER_TYPE fp5;
403    __MIPS_FPU_REGISTER_TYPE fp6;
404    __MIPS_FPU_REGISTER_TYPE fp7;
405    __MIPS_FPU_REGISTER_TYPE fp8;
406    __MIPS_FPU_REGISTER_TYPE fp9;
407    __MIPS_FPU_REGISTER_TYPE fp10;
408    __MIPS_FPU_REGISTER_TYPE fp11;
409    __MIPS_FPU_REGISTER_TYPE fp12;
410    __MIPS_FPU_REGISTER_TYPE fp13;
411    __MIPS_FPU_REGISTER_TYPE fp14;
412    __MIPS_FPU_REGISTER_TYPE fp15;
413    __MIPS_FPU_REGISTER_TYPE fp16;
414    __MIPS_FPU_REGISTER_TYPE fp17;
415    __MIPS_FPU_REGISTER_TYPE fp18;
416    __MIPS_FPU_REGISTER_TYPE fp19;
417    __MIPS_FPU_REGISTER_TYPE fp20;
418    __MIPS_FPU_REGISTER_TYPE fp21;
419    __MIPS_FPU_REGISTER_TYPE fp22;
420    __MIPS_FPU_REGISTER_TYPE fp23;
421    __MIPS_FPU_REGISTER_TYPE fp24;
422    __MIPS_FPU_REGISTER_TYPE fp25;
423    __MIPS_FPU_REGISTER_TYPE fp26;
424    __MIPS_FPU_REGISTER_TYPE fp27;
425    __MIPS_FPU_REGISTER_TYPE fp28;
426    __MIPS_FPU_REGISTER_TYPE fp29;
427    __MIPS_FPU_REGISTER_TYPE fp30;
428    __MIPS_FPU_REGISTER_TYPE fp31;
429#endif
430} Context_Control_fp;
431
432/*
433 *  This struct reflects the stack frame employed in ISR_Handler.  Note
434 *  that the ISR routine save some of the registers to this frame for
435 *  all interrupts and exceptions.  Other registers are saved only on
436 *  exceptions, while others are not touched at all.  The untouched
437 *  registers are not normally disturbed by high-level language
438 *  programs so they can be accessed when required.
439 *
440 *  The registers and their ordering in this struct must directly
441 *  correspond to the layout and ordering of * shown in iregdef.h,
442 *  as cpu_asm.S uses those definitions to fill the stack frame. 
443 *  This struct provides access to the stack frame for C code.
444 *
445 *  Similarly, this structure is used by debugger stubs and exception
446 *  processing routines so be careful when changing the format.
447 *
448 *  NOTE: The comments with this structure and cpu_asm.S should be kept
449 *        in sync.  When in doubt, look in the  code to see if the
450 *        registers you're interested in are actually treated as expected.
451 *        The order of the first portion of this structure follows the
452 *        order of registers expected by gdb.
453 */
454
455typedef struct
456{
457  __MIPS_REGISTER_TYPE  r0;       /*  0 -- NOT FILLED IN */
458  __MIPS_REGISTER_TYPE  at;       /*  1 -- saved always */
459  __MIPS_REGISTER_TYPE  v0;       /*  2 -- saved always */
460  __MIPS_REGISTER_TYPE  v1;       /*  3 -- saved always */
461  __MIPS_REGISTER_TYPE  a0;       /*  4 -- saved always */
462  __MIPS_REGISTER_TYPE  a1;       /*  5 -- saved always */
463  __MIPS_REGISTER_TYPE  a2;       /*  6 -- saved always */
464  __MIPS_REGISTER_TYPE  a3;       /*  7 -- saved always */
465  __MIPS_REGISTER_TYPE  t0;       /*  8 -- saved always */
466  __MIPS_REGISTER_TYPE  t1;       /*  9 -- saved always */
467  __MIPS_REGISTER_TYPE  t2;       /* 10 -- saved always */
468  __MIPS_REGISTER_TYPE  t3;       /* 11 -- saved always */
469  __MIPS_REGISTER_TYPE  t4;       /* 12 -- saved always */
470  __MIPS_REGISTER_TYPE  t5;       /* 13 -- saved always */
471  __MIPS_REGISTER_TYPE  t6;       /* 14 -- saved always */
472  __MIPS_REGISTER_TYPE  t7;       /* 15 -- saved always */
473  __MIPS_REGISTER_TYPE  s0;       /* 16 -- saved on exceptions */
474  __MIPS_REGISTER_TYPE  s1;       /* 17 -- saved on exceptions */
475  __MIPS_REGISTER_TYPE  s2;       /* 18 -- saved on exceptions */
476  __MIPS_REGISTER_TYPE  s3;       /* 19 -- saved on exceptions */
477  __MIPS_REGISTER_TYPE  s4;       /* 20 -- saved on exceptions */
478  __MIPS_REGISTER_TYPE  s5;       /* 21 -- saved on exceptions */
479  __MIPS_REGISTER_TYPE  s6;       /* 22 -- saved on exceptions */
480  __MIPS_REGISTER_TYPE  s7;       /* 23 -- saved on exceptions */
481  __MIPS_REGISTER_TYPE  t8;       /* 24 -- saved always */
482  __MIPS_REGISTER_TYPE  t9;       /* 25 -- saved always */
483  __MIPS_REGISTER_TYPE  k0;       /* 26 -- NOT FILLED IN, kernel tmp reg */
484  __MIPS_REGISTER_TYPE  k1;       /* 27 -- NOT FILLED IN, kernel tmp reg */
485  __MIPS_REGISTER_TYPE  gp;       /* 28 -- saved always */
486  __MIPS_REGISTER_TYPE  sp;       /* 29 -- saved on exceptions NOT RESTORED */
487  __MIPS_REGISTER_TYPE  fp;       /* 30 -- saved always */
488  __MIPS_REGISTER_TYPE  ra;       /* 31 -- saved always */
489  __MIPS_REGISTER_TYPE  c0_sr;    /* 32 -- saved always, some bits are */
490                                  /*    manipulated per-thread          */
491  __MIPS_REGISTER_TYPE  mdlo;     /* 33 -- saved always */
492  __MIPS_REGISTER_TYPE  mdhi;     /* 34 -- saved always */
493  __MIPS_REGISTER_TYPE  badvaddr; /* 35 -- saved on exceptions, read-only */
494  __MIPS_REGISTER_TYPE  cause;    /* 36 -- saved on exceptions NOT restored */
495  __MIPS_REGISTER_TYPE  epc;      /* 37 -- saved always, read-only register */
496                                  /*        but logically restored */
497  __MIPS_FPU_REGISTER_TYPE f0;    /* 38 -- saved if FP enabled */
498  __MIPS_FPU_REGISTER_TYPE f1;    /* 39 -- saved if FP enabled */
499  __MIPS_FPU_REGISTER_TYPE f2;    /* 40 -- saved if FP enabled */
500  __MIPS_FPU_REGISTER_TYPE f3;    /* 41 -- saved if FP enabled */
501  __MIPS_FPU_REGISTER_TYPE f4;    /* 42 -- saved if FP enabled */
502  __MIPS_FPU_REGISTER_TYPE f5;    /* 43 -- saved if FP enabled */
503  __MIPS_FPU_REGISTER_TYPE f6;    /* 44 -- saved if FP enabled */
504  __MIPS_FPU_REGISTER_TYPE f7;    /* 45 -- saved if FP enabled */
505  __MIPS_FPU_REGISTER_TYPE f8;    /* 46 -- saved if FP enabled */
506  __MIPS_FPU_REGISTER_TYPE f9;    /* 47 -- saved if FP enabled */
507  __MIPS_FPU_REGISTER_TYPE f10;   /* 48 -- saved if FP enabled */
508  __MIPS_FPU_REGISTER_TYPE f11;   /* 49 -- saved if FP enabled */
509  __MIPS_FPU_REGISTER_TYPE f12;   /* 50 -- saved if FP enabled */
510  __MIPS_FPU_REGISTER_TYPE f13;   /* 51 -- saved if FP enabled */
511  __MIPS_FPU_REGISTER_TYPE f14;   /* 52 -- saved if FP enabled */
512  __MIPS_FPU_REGISTER_TYPE f15;   /* 53 -- saved if FP enabled */
513  __MIPS_FPU_REGISTER_TYPE f16;   /* 54 -- saved if FP enabled */
514  __MIPS_FPU_REGISTER_TYPE f17;   /* 55 -- saved if FP enabled */
515  __MIPS_FPU_REGISTER_TYPE f18;   /* 56 -- saved if FP enabled */
516  __MIPS_FPU_REGISTER_TYPE f19;   /* 57 -- saved if FP enabled */
517  __MIPS_FPU_REGISTER_TYPE f20;   /* 58 -- saved if FP enabled */
518  __MIPS_FPU_REGISTER_TYPE f21;   /* 59 -- saved if FP enabled */
519  __MIPS_FPU_REGISTER_TYPE f22;   /* 60 -- saved if FP enabled */
520  __MIPS_FPU_REGISTER_TYPE f23;   /* 61 -- saved if FP enabled */
521  __MIPS_FPU_REGISTER_TYPE f24;   /* 62 -- saved if FP enabled */
522  __MIPS_FPU_REGISTER_TYPE f25;   /* 63 -- saved if FP enabled */
523  __MIPS_FPU_REGISTER_TYPE f26;   /* 64 -- saved if FP enabled */
524  __MIPS_FPU_REGISTER_TYPE f27;   /* 65 -- saved if FP enabled */
525  __MIPS_FPU_REGISTER_TYPE f28;   /* 66 -- saved if FP enabled */
526  __MIPS_FPU_REGISTER_TYPE f29;   /* 67 -- saved if FP enabled */
527  __MIPS_FPU_REGISTER_TYPE f30;   /* 68 -- saved if FP enabled */
528  __MIPS_FPU_REGISTER_TYPE f31;   /* 69 -- saved if FP enabled */
529  __MIPS_REGISTER_TYPE     fcsr;  /* 70 -- saved on exceptions */
530                                  /*    (oddly not documented on MGV) */
531  __MIPS_REGISTER_TYPE     feir;  /* 71 -- saved on exceptions */
532                                  /*    (oddly not documented on MGV) */
533
534  /* GDB does not seem to care about anything past this point */
535
536  __MIPS_REGISTER_TYPE  tlbhi;    /* 72 - NOT FILLED IN, doesn't exist on */
537                                  /*         all MIPS CPUs (at least MGV) */
538#if __mips == 1
539  __MIPS_REGISTER_TYPE  tlblo;    /* 73 - NOT FILLED IN, doesn't exist on */
540                                  /*         all MIPS CPUs (at least MGV) */
541#endif
542#if  __mips == 3
543  __MIPS_REGISTER_TYPE  tlblo0;   /* 73 - NOT FILLED IN, doesn't exist on */
544                                  /*         all MIPS CPUs (at least MGV) */
545#endif
546
547  __MIPS_REGISTER_TYPE  inx;      /* 74 -- NOT FILLED IN, doesn't exist on */
548                                  /*         all MIPS CPUs (at least MGV) */
549  __MIPS_REGISTER_TYPE  rand;     /* 75 -- NOT FILLED IN, doesn't exist on */
550                                  /*         all MIPS CPUs (at least MGV) */
551  __MIPS_REGISTER_TYPE  ctxt;     /* 76 -- NOT FILLED IN, doesn't exist on */
552                                  /*         all MIPS CPUs (at least MGV) */
553  __MIPS_REGISTER_TYPE  exctype;  /* 77 -- NOT FILLED IN (not enough info) */
554  __MIPS_REGISTER_TYPE  mode;     /* 78 -- NOT FILLED IN (not enough info) */
555  __MIPS_REGISTER_TYPE  prid;     /* 79 -- NOT FILLED IN (not need to do so) */
556  __MIPS_REGISTER_TYPE  tar ;     /* 80 -- target address register, filled on exceptions */
557  /* end of __mips == 1 so NREGS == 81 */
558#if  __mips == 3
559  __MIPS_REGISTER_TYPE  tlblo1;   /* 81 -- NOT FILLED IN */
560  __MIPS_REGISTER_TYPE  pagemask; /* 82 -- NOT FILLED IN */
561  __MIPS_REGISTER_TYPE  wired;    /* 83 -- NOT FILLED IN */
562  __MIPS_REGISTER_TYPE  count;    /* 84 -- NOT FILLED IN */
563  __MIPS_REGISTER_TYPE  compare;  /* 85 -- NOT FILLED IN */
564  __MIPS_REGISTER_TYPE  config;   /* 86 -- NOT FILLED IN */
565  __MIPS_REGISTER_TYPE  lladdr;   /* 87 -- NOT FILLED IN */
566  __MIPS_REGISTER_TYPE  watchlo;  /* 88 -- NOT FILLED IN */
567  __MIPS_REGISTER_TYPE  watchhi;  /* 89 -- NOT FILLED IN */
568  __MIPS_REGISTER_TYPE  ecc;      /* 90 -- NOT FILLED IN */
569  __MIPS_REGISTER_TYPE  cacheerr; /* 91 -- NOT FILLED IN */
570  __MIPS_REGISTER_TYPE  taglo;    /* 92 -- NOT FILLED IN */
571  __MIPS_REGISTER_TYPE  taghi;    /* 93 -- NOT FILLED IN */
572  __MIPS_REGISTER_TYPE  errpc;    /* 94 -- NOT FILLED IN */
573  __MIPS_REGISTER_TYPE  xctxt;    /* 95 -- NOT FILLED IN */
574 /* end of __mips == 3 so NREGS == 96 */
575#endif
576
577} CPU_Interrupt_frame;
578
579
580/*
581 *  The following table contains the information required to configure
582 *  the mips processor specific parameters.
583 */
584
585typedef struct {
586  void       (*pretasking_hook)( void );
587  void       (*predriver_hook)( void );
588  void       (*postdriver_hook)( void );
589  void       (*idle_task)( void );
590  boolean      do_zero_of_workspace;
591  unsigned32   idle_task_stack_size;
592  unsigned32   interrupt_stack_size;
593  unsigned32   extra_mpci_receive_server_stack;
594  void *     (*stack_allocate_hook)( unsigned32 );
595  void       (*stack_free_hook)( void* );
596  /* end of fields required on all CPUs */
597
598  unsigned32   clicks_per_microsecond;
599}   rtems_cpu_table;
600
601
602/*
603 *  Macros to access required entires in the CPU Table are in
604 *  the file rtems/system.h.
605 */
606
607/*
608 *  Macros to access MIPS specific additions to the CPU Table
609 */
610
611#define rtems_cpu_configuration_get_clicks_per_microsecond() \
612   (_CPU_Table.clicks_per_microsecond)
613
614/*
615 *  This variable is optional.  It is used on CPUs on which it is difficult
616 *  to generate an "uninitialized" FP context.  It is filled in by
617 *  _CPU_Initialize and copied into the task's FP context area during
618 *  _CPU_Context_Initialize.
619 */
620
621SCORE_EXTERN Context_Control_fp  _CPU_Null_fp_context;
622
623/*
624 *  On some CPUs, RTEMS supports a software managed interrupt stack.
625 *  This stack is allocated by the Interrupt Manager and the switch
626 *  is performed in _ISR_Handler.  These variables contain pointers
627 *  to the lowest and highest addresses in the chunk of memory allocated
628 *  for the interrupt stack.  Since it is unknown whether the stack
629 *  grows up or down (in general), this give the CPU dependent
630 *  code the option of picking the version it wants to use.
631 *
632 *  NOTE: These two variables are required if the macro
633 *        CPU_HAS_SOFTWARE_INTERRUPT_STACK is defined as TRUE.
634 */
635
636SCORE_EXTERN void               *_CPU_Interrupt_stack_low;
637SCORE_EXTERN void               *_CPU_Interrupt_stack_high;
638
639/*
640 *  With some compilation systems, it is difficult if not impossible to
641 *  call a high-level language routine from assembly language.  This
642 *  is especially true of commercial Ada compilers and name mangling
643 *  C++ ones.  This variable can be optionally defined by the CPU porter
644 *  and contains the address of the routine _Thread_Dispatch.  This
645 *  can make it easier to invoke that routine at the end of the interrupt
646 *  sequence (if a dispatch is necessary).
647 *
648
649SCORE_EXTERN void           (*_CPU_Thread_dispatch_pointer)();
650 *
651 *  NOTE: Not needed on this port.
652 */
653
654
655
656/*
657 *  Nothing prevents the porter from declaring more CPU specific variables.
658 */
659
660/* XXX: if needed, put more variables here */
661
662/*
663 *  The size of the floating point context area.  On some CPUs this
664 *  will not be a "sizeof" because the format of the floating point
665 *  area is not defined -- only the size is.  This is usually on
666 *  CPUs with a "floating point save context" instruction.
667 */
668
669#define CPU_CONTEXT_FP_SIZE sizeof( Context_Control_fp )
670
671/*
672 *  Amount of extra stack (above minimum stack size) required by
673 *  system initialization thread.  Remember that in a multiprocessor
674 *  system the system intialization thread becomes the MP server thread.
675 */
676
677#define CPU_MPCI_RECEIVE_SERVER_EXTRA_STACK 0
678
679/*
680 *  This defines the number of entries in the ISR_Vector_table managed
681 *  by RTEMS.
682 */
683
684extern unsigned int mips_interrupt_number_of_vectors;
685#define CPU_INTERRUPT_NUMBER_OF_VECTORS      (mips_interrupt_number_of_vectors)
686#define CPU_INTERRUPT_MAXIMUM_VECTOR_NUMBER  (CPU_INTERRUPT_NUMBER_OF_VECTORS - 1)
687
688/*
689 *  Should be large enough to run all RTEMS tests.  This insures
690 *  that a "reasonable" small application should not have any problems.
691 */
692
693#define CPU_STACK_MINIMUM_SIZE          (2048*sizeof(unsigned32))
694
695
696/*
697 *  CPU's worst alignment requirement for data types on a byte boundary.  This
698 *  alignment does not take into account the requirements for the stack.
699 */
700
701#define CPU_ALIGNMENT              8
702
703/*
704 *  This number corresponds to the byte alignment requirement for the
705 *  heap handler.  This alignment requirement may be stricter than that
706 *  for the data types alignment specified by CPU_ALIGNMENT.  It is
707 *  common for the heap to follow the same alignment requirement as
708 *  CPU_ALIGNMENT.  If the CPU_ALIGNMENT is strict enough for the heap,
709 *  then this should be set to CPU_ALIGNMENT.
710 *
711 *  NOTE:  This does not have to be a power of 2.  It does have to
712 *         be greater or equal to than CPU_ALIGNMENT.
713 */
714
715#define CPU_HEAP_ALIGNMENT         CPU_ALIGNMENT
716
717/*
718 *  This number corresponds to the byte alignment requirement for memory
719 *  buffers allocated by the partition manager.  This alignment requirement
720 *  may be stricter than that for the data types alignment specified by
721 *  CPU_ALIGNMENT.  It is common for the partition to follow the same
722 *  alignment requirement as CPU_ALIGNMENT.  If the CPU_ALIGNMENT is strict
723 *  enough for the partition, then this should be set to CPU_ALIGNMENT.
724 *
725 *  NOTE:  This does not have to be a power of 2.  It does have to
726 *         be greater or equal to than CPU_ALIGNMENT.
727 */
728
729#define CPU_PARTITION_ALIGNMENT    CPU_ALIGNMENT
730
731/*
732 *  This number corresponds to the byte alignment requirement for the
733 *  stack.  This alignment requirement may be stricter than that for the
734 *  data types alignment specified by CPU_ALIGNMENT.  If the CPU_ALIGNMENT
735 *  is strict enough for the stack, then this should be set to 0.
736 *
737 *  NOTE:  This must be a power of 2 either 0 or greater than CPU_ALIGNMENT.
738 */
739
740#define CPU_STACK_ALIGNMENT        CPU_ALIGNMENT
741
742/*
743 *  ISR handler macros
744 */
745
746/*
747 *  Support routine to initialize the RTEMS vector table after it is allocated.
748 */
749
750#define _CPU_Initialize_vectors()
751
752/*
753 *  Disable all interrupts for an RTEMS critical section.  The previous
754 *  level is returned in _level.
755 */
756
757#define _CPU_ISR_Disable( _level ) \
758  do { \
759    unsigned int _scratch; \
760    mips_get_sr( _scratch ); \
761    mips_set_sr( _scratch & ~SR_INTERRUPT_ENABLE_BITS ); \
762    _level = _scratch & SR_INTERRUPT_ENABLE_BITS; \
763  } while(0)
764
765/*
766 *  Enable interrupts to the previous level (returned by _CPU_ISR_Disable).
767 *  This indicates the end of an RTEMS critical section.  The parameter
768 *  _level is not modified.
769 */
770
771#define _CPU_ISR_Enable( _level )  \
772  do { \
773    unsigned int _scratch; \
774    mips_get_sr( _scratch ); \
775    mips_set_sr( (_scratch & ~SR_INTERRUPT_ENABLE_BITS) | (_level & SR_INTERRUPT_ENABLE_BITS) ); \
776  } while(0)
777
778/*
779 *  This temporarily restores the interrupt to _level before immediately
780 *  disabling them again.  This is used to divide long RTEMS critical
781 *  sections into two or more parts.  The parameter _level is not
782 *  modified.
783 */
784
785#define _CPU_ISR_Flash( _xlevel ) \
786  do { \
787    unsigned int _scratch2 = _xlevel; \
788    _CPU_ISR_Enable( _scratch2 ); \
789    _CPU_ISR_Disable( _scratch2 ); \
790    _xlevel = _scratch2; \
791  } while(0)
792
793/*
794 *  Map interrupt level in task mode onto the hardware that the CPU
795 *  actually provides.  Currently, interrupt levels which do not
796 *  map onto the CPU in a generic fashion are undefined.  Someday,
797 *  it would be nice if these were "mapped" by the application
798 *  via a callout.  For example, m68k has 8 levels 0 - 7, levels
799 *  8 - 255 would be available for bsp/application specific meaning.
800 *  This could be used to manage a programmable interrupt controller
801 *  via the rtems_task_mode directive.
802 *
803 *  On the MIPS, 0 is all on.  Non-zero is all off.  This only
804 *  manipulates the IEC.
805 */
806
807unsigned32 _CPU_ISR_Get_level( void );  /* in cpu.c */
808
809void _CPU_ISR_Set_level( unsigned32 );  /* in cpu.c */
810
811/* end of ISR handler macros */
812
813/* Context handler macros */
814
815/*
816 *  Initialize the context to a state suitable for starting a
817 *  task after a context restore operation.  Generally, this
818 *  involves:
819 *
820 *     - setting a starting address
821 *     - preparing the stack
822 *     - preparing the stack and frame pointers
823 *     - setting the proper interrupt level in the context
824 *     - initializing the floating point context
825 *
826 *  This routine generally does not set any unnecessary register
827 *  in the context.  The state of the "general data" registers is
828 *  undefined at task start time.
829 *
830 *  NOTE: This is_fp parameter is TRUE if the thread is to be a floating
831 *        point thread.  This is typically only used on CPUs where the
832 *        FPU may be easily disabled by software such as on the SPARC
833 *        where the PSR contains an enable FPU bit.
834 *
835 *  The per-thread status register holds the interrupt enable, FP enable
836 *  and global interrupt enable for that thread.  It means each thread can
837 *  enable its own set of interrupts.  If interrupts are disabled, RTEMS
838 *  can still dispatch via blocking calls.  This is the function of the
839 *  "Interrupt Level", and on the MIPS, it controls the IEC bit and all
840 *  the hardware interrupts as defined in the SR.  Software ints
841 *  are automatically enabled for all threads, as they will only occur under
842 *  program control anyhow.  Besides, the interrupt level parm is only 8 bits,
843 *  and controlling the software ints plus the others would require 9.
844 *
845 *  If the Interrupt Level is 0, all ints are on.  Otherwise, the
846 *  Interrupt Level should supply a bit pattern to impose on the SR
847 *  interrupt bits; bit 0 applies to the mips1 IEC bit/mips3 EXL&IE, bits 1 thru 6
848 *  apply to the SR register Intr bits from bit 10 thru bit 15.  Bit 7 of
849 *  the Interrupt Level parameter is unused at this time.
850 *
851 *  These are the only per-thread SR bits, the others are maintained
852 *  globally & explicitly preserved by the Context Switch code in cpu_asm.s
853 */
854
855
856#if __mips == 3
857#define _INTON  (SR_EXL | SR_IE)
858#define _EXTRABITS      0
859#endif
860#if __mips == 1
861#define _INTON          SR_IEC
862#define _EXTRABITS      0  /* make sure we're in user mode on MIPS1 processors */
863#endif
864
865#define _CPU_Context_Initialize( _the_context, _stack_base, _size, _isr, _entry_point, _is_fp ) \
866  { \
867        unsigned32 _stack_tmp = \
868           (unsigned32)(_stack_base) + (_size) - CPU_STACK_ALIGNMENT; \
869        unsigned32 _intlvl = _isr & 0xff; \
870        _stack_tmp &= ~(CPU_STACK_ALIGNMENT - 1); \
871        (_the_context)->sp = _stack_tmp; \
872        (_the_context)->fp = _stack_tmp; \
873        (_the_context)->ra = (unsigned64)_entry_point; \
874        (_the_context)->c0_sr = ((_intlvl==0)?(0xFF00 | _INTON):( ((_intlvl<<9) & 0xfc00) | \
875                                                       0x300 | \
876                                                       ((_intlvl & 1)?_INTON:0)) ) | \
877                                SR_CU0 | ((_is_fp)?SR_CU1:0) | _EXTRABITS; \
878  }
879
880
881
882/*
883 *  This routine is responsible for somehow restarting the currently
884 *  executing task.  If you are lucky, then all that is necessary
885 *  is restoring the context.  Otherwise, there will need to be
886 *  a special assembly routine which does something special in this
887 *  case.  Context_Restore should work most of the time.  It will
888 *  not work if restarting self conflicts with the stack frame
889 *  assumptions of restoring a context.
890 */
891
892#define _CPU_Context_Restart_self( _the_context ) \
893   _CPU_Context_restore( (_the_context) );
894
895/*
896 *  The purpose of this macro is to allow the initial pointer into
897 *  A floating point context area (used to save the floating point
898 *  context) to be at an arbitrary place in the floating point
899 *  context area.
900 *
901 *  This is necessary because some FP units are designed to have
902 *  their context saved as a stack which grows into lower addresses.
903 *  Other FP units can be saved by simply moving registers into offsets
904 *  from the base of the context area.  Finally some FP units provide
905 *  a "dump context" instruction which could fill in from high to low
906 *  or low to high based on the whim of the CPU designers.
907 */
908
909#define _CPU_Context_Fp_start( _base, _offset ) \
910   ( (void *) _Addresses_Add_offset( (_base), (_offset) ) )
911
912/*
913 *  This routine initializes the FP context area passed to it to.
914 *  There are a few standard ways in which to initialize the
915 *  floating point context.  The code included for this macro assumes
916 *  that this is a CPU in which a "initial" FP context was saved into
917 *  _CPU_Null_fp_context and it simply copies it to the destination
918 *  context passed to it.
919 *
920 *  Other models include (1) not doing anything, and (2) putting
921 *  a "null FP status word" in the correct place in the FP context.
922 */
923
924#if ( CPU_HARDWARE_FP == TRUE )
925#define _CPU_Context_Initialize_fp( _destination ) \
926  { \
927   *((Context_Control_fp *) *((void **) _destination)) = _CPU_Null_fp_context; \
928  }
929#endif
930
931/* end of Context handler macros */
932
933/* Fatal Error manager macros */
934
935/*
936 *  This routine copies _error into a known place -- typically a stack
937 *  location or a register, optionally disables interrupts, and
938 *  halts/stops the CPU.
939 */
940
941#define _CPU_Fatal_halt( _error ) \
942  do { \
943    unsigned int _level; \
944    _CPU_ISR_Disable(_level); \
945    loop: goto loop; \
946  } while (0)
947
948
949extern void mips_break( int error );
950
951/* Bitfield handler macros */
952
953/*
954 *  This routine sets _output to the bit number of the first bit
955 *  set in _value.  _value is of CPU dependent type Priority_Bit_map_control.
956 *  This type may be either 16 or 32 bits wide although only the 16
957 *  least significant bits will be used.
958 *
959 *  There are a number of variables in using a "find first bit" type
960 *  instruction.
961 *
962 *    (1) What happens when run on a value of zero?
963 *    (2) Bits may be numbered from MSB to LSB or vice-versa.
964 *    (3) The numbering may be zero or one based.
965 *    (4) The "find first bit" instruction may search from MSB or LSB.
966 *
967 *  RTEMS guarantees that (1) will never happen so it is not a concern.
968 *  (2),(3), (4) are handled by the macros _CPU_Priority_mask() and
969 *  _CPU_Priority_bits_index().  These three form a set of routines
970 *  which must logically operate together.  Bits in the _value are
971 *  set and cleared based on masks built by _CPU_Priority_mask().
972 *  The basic major and minor values calculated by _Priority_Major()
973 *  and _Priority_Minor() are "massaged" by _CPU_Priority_bits_index()
974 *  to properly range between the values returned by the "find first bit"
975 *  instruction.  This makes it possible for _Priority_Get_highest() to
976 *  calculate the major and directly index into the minor table.
977 *  This mapping is necessary to ensure that 0 (a high priority major/minor)
978 *  is the first bit found.
979 *
980 *  This entire "find first bit" and mapping process depends heavily
981 *  on the manner in which a priority is broken into a major and minor
982 *  components with the major being the 4 MSB of a priority and minor
983 *  the 4 LSB.  Thus (0 << 4) + 0 corresponds to priority 0 -- the highest
984 *  priority.  And (15 << 4) + 14 corresponds to priority 254 -- the next
985 *  to the lowest priority.
986 *
987 *  If your CPU does not have a "find first bit" instruction, then
988 *  there are ways to make do without it.  Here are a handful of ways
989 *  to implement this in software:
990 *
991 *    - a series of 16 bit test instructions
992 *    - a "binary search using if's"
993 *    - _number = 0
994 *      if _value > 0x00ff
995 *        _value >>=8
996 *        _number = 8;
997 *
998 *      if _value > 0x0000f
999 *        _value >=8
1000 *        _number += 4
1001 *
1002 *      _number += bit_set_table[ _value ]
1003 *
1004 *    where bit_set_table[ 16 ] has values which indicate the first
1005 *      bit set
1006 */
1007
1008#define CPU_USE_GENERIC_BITFIELD_CODE TRUE
1009#define CPU_USE_GENERIC_BITFIELD_DATA TRUE
1010
1011#if (CPU_USE_GENERIC_BITFIELD_CODE == FALSE)
1012
1013#define _CPU_Bitfield_Find_first_bit( _value, _output ) \
1014  { \
1015    (_output) = 0;   /* do something to prevent warnings */ \
1016  }
1017
1018#endif
1019
1020/* end of Bitfield handler macros */
1021
1022/*
1023 *  This routine builds the mask which corresponds to the bit fields
1024 *  as searched by _CPU_Bitfield_Find_first_bit().  See the discussion
1025 *  for that routine.
1026 */
1027
1028#if (CPU_USE_GENERIC_BITFIELD_CODE == FALSE)
1029
1030#define _CPU_Priority_Mask( _bit_number ) \
1031  ( 1 << (_bit_number) )
1032
1033#endif
1034
1035/*
1036 *  This routine translates the bit numbers returned by
1037 *  _CPU_Bitfield_Find_first_bit() into something suitable for use as
1038 *  a major or minor component of a priority.  See the discussion
1039 *  for that routine.
1040 */
1041
1042#if (CPU_USE_GENERIC_BITFIELD_CODE == FALSE)
1043
1044#define _CPU_Priority_bits_index( _priority ) \
1045  (_priority)
1046
1047#endif
1048
1049/* end of Priority handler macros */
1050
1051/* functions */
1052
1053/*
1054 *  _CPU_Initialize
1055 *
1056 *  This routine performs CPU dependent initialization.
1057 */
1058
1059void _CPU_Initialize(
1060  rtems_cpu_table  *cpu_table,
1061  void      (*thread_dispatch)
1062);
1063
1064/*
1065 *  _CPU_ISR_install_raw_handler
1066 *
1067 *  This routine installs a "raw" interrupt handler directly into the
1068 *  processor's vector table.
1069 */
1070
1071void _CPU_ISR_install_raw_handler(
1072  unsigned32  vector,
1073  proc_ptr    new_handler,
1074  proc_ptr   *old_handler
1075);
1076
1077/*
1078 *  _CPU_ISR_install_vector
1079 *
1080 *  This routine installs an interrupt vector.
1081 */
1082
1083void _CPU_ISR_install_vector(
1084  unsigned32  vector,
1085  proc_ptr    new_handler,
1086  proc_ptr   *old_handler
1087);
1088
1089/*
1090 *  _CPU_Install_interrupt_stack
1091 *
1092 *  This routine installs the hardware interrupt stack pointer.
1093 *
1094 *  NOTE:  It need only be provided if CPU_HAS_HARDWARE_INTERRUPT_STACK
1095 *         is TRUE.
1096 */
1097
1098void _CPU_Install_interrupt_stack( void );
1099
1100/*
1101 *  _CPU_Internal_threads_Idle_thread_body
1102 *
1103 *  This routine is the CPU dependent IDLE thread body.
1104 *
1105 *  NOTE:  It need only be provided if CPU_PROVIDES_IDLE_THREAD_BODY
1106 *         is TRUE.
1107 */
1108
1109void _CPU_Thread_Idle_body( void );
1110
1111/*
1112 *  _CPU_Context_switch
1113 *
1114 *  This routine switches from the run context to the heir context.
1115 */
1116
1117void _CPU_Context_switch(
1118  Context_Control  *run,
1119  Context_Control  *heir
1120);
1121
1122/*
1123 *  _CPU_Context_restore
1124 *
1125 *  This routine is generally used only to restart self in an
1126 *  efficient manner.  It may simply be a label in _CPU_Context_switch.
1127 *
1128 *  NOTE: May be unnecessary to reload some registers.
1129 */
1130
1131void _CPU_Context_restore(
1132  Context_Control *new_context
1133);
1134
1135/*
1136 *  _CPU_Context_save_fp
1137 *
1138 *  This routine saves the floating point context passed to it.
1139 */
1140
1141void _CPU_Context_save_fp(
1142  void **fp_context_ptr
1143);
1144
1145/*
1146 *  _CPU_Context_restore_fp
1147 *
1148 *  This routine restores the floating point context passed to it.
1149 */
1150
1151void _CPU_Context_restore_fp(
1152  void **fp_context_ptr
1153);
1154
1155/*  The following routine swaps the endian format of an unsigned int.
1156 *  It must be static because it is referenced indirectly.
1157 *
1158 *  This version will work on any processor, but if there is a better
1159 *  way for your CPU PLEASE use it.  The most common way to do this is to:
1160 *
1161 *     swap least significant two bytes with 16-bit rotate
1162 *     swap upper and lower 16-bits
1163 *     swap most significant two bytes with 16-bit rotate
1164 *
1165 *  Some CPUs have special instructions which swap a 32-bit quantity in
1166 *  a single instruction (e.g. i486).  It is probably best to avoid
1167 *  an "endian swapping control bit" in the CPU.  One good reason is
1168 *  that interrupts would probably have to be disabled to insure that
1169 *  an interrupt does not try to access the same "chunk" with the wrong
1170 *  endian.  Another good reason is that on some CPUs, the endian bit
1171 *  endianness for ALL fetches -- both code and data -- so the code
1172 *  will be fetched incorrectly.
1173 */
1174
1175static inline unsigned int CPU_swap_u32(
1176  unsigned int value
1177)
1178{
1179  unsigned32 byte1, byte2, byte3, byte4, swapped;
1180
1181  byte4 = (value >> 24) & 0xff;
1182  byte3 = (value >> 16) & 0xff;
1183  byte2 = (value >> 8)  & 0xff;
1184  byte1 =  value        & 0xff;
1185
1186  swapped = (byte1 << 24) | (byte2 << 16) | (byte3 << 8) | byte4;
1187  return( swapped );
1188}
1189
1190#define CPU_swap_u16( value ) \
1191  (((value&0xff) << 8) | ((value >> 8)&0xff))
1192
1193
1194#endif
1195
1196
1197
1198#ifdef __cplusplus
1199}
1200#endif
1201
1202#endif
Note: See TracBrowser for help on using the repository browser.