source: rtems/cpukit/score/cpu/mips/cpu.c @ cca8379

4.104.115
Last change on this file since cca8379 was cca8379, checked in by Joel Sherrill <joel.sherrill@…>, on 02/12/09 at 15:55:55

2009-02-12 Joel Sherrill <joel.sherrill@…>

  • cpu.c, rtems/score/cpu.h: Change prototype of IDLE thread to consistently return void * and take a uintptr_t argument.
  • Property mode set to 100644
File size: 7.5 KB
Line 
1/*
2 *  Mips CPU Dependent Source
3 *
4 *  2002:       Greg Menke (gregory.menke@gsfc.nasa.gov)
5 *      Overhauled interrupt level and interrupt enable/disable code
6 *      to more exactly support MIPS.  Our mods were for MIPS1 processors
7 *      MIPS3 ports are affected, though apps written to the old behavior
8 *      should still work OK.
9 *
10 *  Conversion to MIPS port by Alan Cudmore <alanc@linuxstart.com> and
11 *           Joel Sherrill <joel@OARcorp.com>.
12 *
13 *    These changes made the code conditional on standard cpp predefines,
14 *    merged the mips1 and mips3 code sequences as much as possible,
15 *    and moved some of the assembly code to C.  Alan did much of the
16 *    initial analysis and rework.  Joel took over from there and
17 *    wrote the JMR3904 BSP so this could be tested.  Joel also
18 *    added the new interrupt vectoring support in libcpu and
19 *    tried to better support the various interrupt controllers.
20 *
21 *  Original MIP64ORION port by Craig Lebakken <craigl@transition.com>
22 *           COPYRIGHT (c) 1996 by Transition Networks Inc.
23 *
24 *         To anyone who acknowledges that this file is provided "AS IS"
25 *         without any express or implied warranty:
26 *             permission to use, copy, modify, and distribute this file
27 *             for any purpose is hereby granted without fee, provided that
28 *             the above copyright notice and this notice appears in all
29 *             copies, and that the name of Transition Networks not be used in
30 *             advertising or publicity pertaining to distribution of the
31 *             software without specific, written prior permission.
32 *             Transition Networks makes no representations about the
33 *             suitability of this software for any purpose.
34 *
35 *  COPYRIGHT (c) 1989-2001.
36 *  On-Line Applications Research Corporation (OAR).
37 *
38 *  The license and distribution terms for this file may be
39 *  found in the file LICENSE in this distribution or at
40 *  http://www.rtems.com/license/LICENSE.
41 *
42 *  $Id$
43 */
44
45#include <rtems/system.h>
46#include <rtems/score/isr.h>
47#include <rtems/score/wkspace.h>
48
49
50
51
52/*
53** Exception stack frame pointer used in cpu_asm to pass the exception stack frame
54** address to the context switch code.
55*/
56#if (__mips == 1) || (__mips == 32)
57typedef uint32_t ESF_PTR_TYPE;
58#elif (__mips == 3)
59typedef uint64_t ESF_PTR_TYPE;
60#else
61#error "unknown MIPS ISA"
62#endif
63
64ESF_PTR_TYPE __exceptionStackFrame = 0;
65
66
67
68
69/*  _CPU_Initialize
70 *
71 *  This routine performs processor dependent initialization.
72 *
73 *    thread_dispatch - address of dispatching routine
74 */
75
76void _CPU_Initialize(void)
77{
78  /*
79   *  If there is not an easy way to initialize the FP context
80   *  during Context_Initialize, then it is usually easier to
81   *  save an "uninitialized" FP context here and copy it to
82   *  the task's during Context_Initialize.
83   */
84
85#if CPU_HARDWARE_FP
86  /* FP context initialization support goes here */
87  _CPU_Null_fp_context.fpcs = 0x1000000;        /* Set FS flag in floating point coprocessor
88                                                   control register to prevent underflow and
89                                                   inexact exceptions */
90#endif
91}
92
93/*PAGE
94 *
95 *  _CPU_ISR_Get_level
96 *
97 *  This routine returns the current interrupt level.
98 */
99
100uint32_t   _CPU_ISR_Get_level( void )
101{
102  unsigned int sr;
103
104  mips_get_sr(sr);
105
106  /* printf("current sr=%08X, ",sr); */
107
108#if (__mips == 3) || (__mips == 32)
109/* IE bit and shift down hardware ints into bits 1 thru 6 */
110  sr = (sr & SR_IE) | ((sr & mips_interrupt_mask()) >> 9);
111
112#elif __mips == 1
113/* IEC bit and shift down hardware ints into bits 1 thru 6 */
114  sr = (sr & SR_IEC) | ((sr & mips_interrupt_mask()) >> 9);
115
116#else
117#error "CPU ISR level: unknown MIPS level for SR handling"
118#endif
119  return sr;
120}
121
122
123void _CPU_ISR_Set_level( uint32_t   new_level )
124{
125  unsigned int sr, srbits;
126
127  /*
128  ** mask off the int level bits only so we can
129  ** preserve software int settings and FP enable
130  ** for this thread.  Note we don't force software ints
131  ** enabled when changing level, they were turned on
132  ** when this task was created, but may have been turned
133  ** off since, so we'll just leave them alone.
134  */
135
136  new_level &= 0xff;
137
138  mips_get_sr(sr);
139
140#if (__mips == 3) || (__mips == 32)
141  mips_set_sr( (sr & ~SR_IE) );                 /* first disable ie bit (recommended) */
142
143   srbits = sr & ~(0xfc00 | SR_IE);
144
145   sr = srbits | ((new_level==0)? (mips_interrupt_mask() | SR_IE): \
146                 (((new_level<<9) & mips_interrupt_mask()) | \
147                   ((new_level & 1)?SR_IE:0)));
148/*
149  if ( (new_level & SR_EXL) == (sr & SR_EXL) )
150    return;
151
152  if ( (new_level & SR_EXL) == 0 ) {
153    sr &= ~SR_EXL;                    * clear the EXL bit *
154    mips_set_sr(sr);
155  } else {
156
157    sr |= SR_EXL|SR_IE;              * enable exception level *
158    mips_set_sr(sr);                 * first disable ie bit (recommended) *
159  }
160*/
161 
162#elif __mips == 1
163  mips_set_sr( (sr & ~SR_IEC) );
164  srbits = sr & ~(0xfc00 | SR_IEC);
165  sr = srbits | ((new_level==0)?0xfc01:( ((new_level<<9) & 0xfc00) | \
166                                         (new_level & SR_IEC)));
167#else
168#error "CPU ISR level: unknown MIPS level for SR handling"
169#endif
170  mips_set_sr( sr );
171}
172
173
174
175/*PAGE
176 *
177 *  _CPU_ISR_install_raw_handler
178 *
179 *  Input parameters:
180 *    vector      - interrupt vector number
181 *    old_handler - former ISR for this vector number
182 *    new_handler - replacement ISR for this vector number
183 *
184 *  Output parameters:  NONE
185 *
186 */
187 
188void _CPU_ISR_install_raw_handler(
189  uint32_t    vector,
190  proc_ptr    new_handler,
191  proc_ptr   *old_handler
192)
193{
194  /*
195   *  This is where we install the interrupt handler into the "raw" interrupt
196   *  table used by the CPU to dispatch interrupt handlers.
197   *
198   *  Because all interrupts are vectored through the same exception handler
199   *  this is not necessary on thi sport.
200   */
201}
202
203/*PAGE
204 *
205 *  _CPU_ISR_install_vector
206 *
207 *  This kernel routine installs the RTEMS handler for the
208 *  specified vector.
209 *
210 *  Input parameters:
211 *    vector      - interrupt vector number
212 *    old_handler - former ISR for this vector number
213 *    new_handler - replacement ISR for this vector number
214 *
215 *  Output parameters:  NONE
216 *
217 */
218
219void _CPU_ISR_install_vector(
220  uint32_t    vector,
221  proc_ptr    new_handler,
222  proc_ptr   *old_handler
223)
224{
225   *old_handler = _ISR_Vector_table[ vector ];
226
227   /*
228    *  If the interrupt vector table is a table of pointer to isr entry
229    *  points, then we need to install the appropriate RTEMS interrupt
230    *  handler for this vector number.
231    */
232
233   _CPU_ISR_install_raw_handler( vector, _ISR_Handler, old_handler );
234
235   /*
236    *  We put the actual user ISR address in '_ISR_vector_table'.  This will
237    *  be used by the _ISR_Handler so the user gets control.
238    */
239
240    _ISR_Vector_table[ vector ] = new_handler;
241}
242
243/*PAGE
244 *
245 *  _CPU_Install_interrupt_stack
246 */
247
248void _CPU_Install_interrupt_stack( void )
249{
250/* we don't support this yet */
251}
252
253/*PAGE
254 *
255 *  _CPU_Internal_threads_Idle_thread_body
256 *
257 *  NOTES:
258 *
259 *  1. This is the same as the regular CPU independent algorithm.
260 *
261 *  2. If you implement this using a "halt", "idle", or "shutdown"
262 *     instruction, then don't forget to put it in an infinite loop.
263 *
264 *  3. Be warned. Some processors with onboard DMA have been known
265 *     to stop the DMA if the CPU were put in IDLE mode.  This might
266 *     also be a problem with other on-chip peripherals.  So use this
267 *     hook with caution.
268 */
269
270void *_CPU_Thread_Idle_body( uintptr_t ignored )
271{
272#if (__mips == 3) || (__mips == 32)
273   for( ; ; )
274     asm volatile("wait"); /* use wait to enter low power mode */
275#elif __mips == 1
276   for( ; ; )
277     ;
278#else
279#error "IDLE: __mips not set to 1 or 3"
280#endif
281}
Note: See TracBrowser for help on using the repository browser.