source: rtems/cpukit/score/cpu/avr/avr/io90pwm316.h @ 52976086

4.104.115
Last change on this file since 52976086 was 04a62dce, checked in by Joel Sherrill <joel.sherrill@…>, on 08/06/09 at 14:52:07

2009-08-05 Josh Switnicki <josh.switnicki@…>

  • Makefile.am: added AVR specific Header files to score/cpu/avr/avr. These are from avr-libc 1.6 and assumed to exist by AVR applications.
  • preinstall.am: Regenerated.
  • Property mode set to 100644
File size: 37.8 KB
Line 
1/* Copyright (c) 2007, Atmel Corporation
2   All rights reserved.
3
4   Redistribution and use in source and binary forms, with or without
5   modification, are permitted provided that the following conditions are met:
6
7   * Redistributions of source code must retain the above copyright
8     notice, this list of conditions and the following disclaimer.
9
10   * Redistributions in binary form must reproduce the above copyright
11     notice, this list of conditions and the following disclaimer in
12     the documentation and/or other materials provided with the
13     distribution.
14
15   * Neither the name of the copyright holders nor the names of
16     contributors may be used to endorse or promote products derived
17     from this software without specific prior written permission.
18
19  THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20  AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
21  IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22  ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
23  LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24  CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25  SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26  INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27  CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28  ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29  POSSIBILITY OF SUCH DAMAGE. */
30
31/* $Id$ */
32
33/* avr/io90pwm316.h - definitions for AT90PWM316 */
34
35#ifndef _AVR_IO90PWM316_H_
36#define _AVR_IO90PWM316_H_ 1
37
38/* This file should only be included from <avr/io.h>, never directly. */
39
40#ifndef _AVR_IO_H_
41#  error "Include <avr/io.h> instead of this file."
42#endif
43
44#ifndef _AVR_IOXXX_H_
45#  define _AVR_IOXXX_H_ "io90pwm316.h"
46#else
47#  error "Attempt to include more than one <avr/ioXXX.h> file."
48#endif
49
50/* I/O registers */
51
52/* Port B Input Pins Address */
53#define PINB    _SFR_IO8(0x03)
54#define PINB0   0
55#define PINB1   1
56#define PINB2   2
57#define PINB3   3
58#define PINB4   4
59#define PINB5   5
60#define PINB6   6
61#define PINB7   7
62
63/* Port B Data Direction Register */
64#define DDRB    _SFR_IO8(0x04)
65#define DDB0    0
66#define DDB1    1
67#define DDB2    2
68#define DDB3    3
69#define DDB4    4
70#define DDB5    5
71#define DDB6    6
72#define DDB7    7
73
74/* Port B Data Register */
75#define PORTB   _SFR_IO8(0x05)
76#define PB0     0
77#define PB1     1
78#define PB2     2
79#define PB3     3
80#define PB4     4
81#define PB5     5
82#define PB6     6
83#define PB7     7
84
85/* Port C Input Pins Address */
86#define PINC    _SFR_IO8(0x06)
87#define PINC0   0
88#define PINC1   1
89#define PINC2   2
90#define PINC3   3
91#define PINC4   4
92#define PINC5   5
93#define PINC6   6
94#define PINC7   7
95
96/* Port C Data Direction Register */
97#define DDRC    _SFR_IO8(0x07)
98#define DDC0    0
99#define DDC1    1
100#define DDC2    2
101#define DDC3    3
102#define DDC4    4
103#define DDC5    5
104#define DDC6    6
105#define DDC7    7
106
107/* Port C Data Register */
108#define PORTC   _SFR_IO8(0x08)
109#define PC0     0
110#define PC1     1
111#define PC2     2
112#define PC3     3
113#define PC4     4
114#define PC5     5
115#define PC6     6
116#define PC7     7
117
118/* Port D Input Pins Address */
119#define PIND    _SFR_IO8(0x09)
120#define PIND0   0
121#define PIND1   1
122#define PIND2   2
123#define PIND3   3
124#define PIND4   4
125#define PIND5   5
126#define PIND6   6
127#define PIND7   7
128
129/* Port D Data Direction Register */
130#define DDRD    _SFR_IO8(0x0A)
131#define DDD0    0
132#define DDD1    1
133#define DDD2    2
134#define DDD3    3
135#define DDD4    4
136#define DDD5    5
137#define DDD6    6
138#define DDD7    7
139
140/* Port D Data Register */
141#define PORTD   _SFR_IO8(0x0B)
142#define PD0     0
143#define PD1     1
144#define PD2     2
145#define PD3     3
146#define PD4     4
147#define PD5     5
148#define PD6     6
149#define PD7     7
150
151/* Port E Input Pins Address */
152#define PINE    _SFR_IO8(0x0C)
153#define PINE0   0
154#define PINE1   1
155#define PINE2   2
156
157/* Port E Data Direction Register */
158#define DDRE    _SFR_IO8(0x0D)
159#define DDE0    0
160#define DDE1    1
161#define DDE2    2
162
163/* Port E Data Register */
164#define PORTE   _SFR_IO8(0x0E)
165#define PE0     0
166#define PE1     1
167#define PE2     2
168
169/* Timer/Counter 0 Interrupt Flag Register */
170#define TIFR0   _SFR_IO8(0x15)
171#define TOV0    0   /* Overflow Flag */
172#define OCF0A   1   /* Output Compare Flag 0A */
173#define OCF0B   2   /* Output Compare Flag 0B */
174
175/* Timer/Counter1 Interrupt Flag Register */
176#define TIFR1   _SFR_IO8(0x16)
177#define TOV1    0   /* Overflow Flag */
178#define OCF1A   1   /* Output Compare Flag 1A*/
179#define OCF1B   2   /* Output Compare Flag 1B*/
180#define ICF1    5   /* Input Capture Flag 1 */
181
182/* General Purpose I/O Register 1 */
183#define GPIOR1  _SFR_IO8(0x19)
184#define GPIOR10 0
185#define GPIOR11 1
186#define GPIOR12 2
187#define GPIOR13 3
188#define GPIOR14 4
189#define GPIOR15 5
190#define GPIOR16 6
191#define GPIOR17 7
192
193/* General Purpose I/O Register 2 */
194#define GPIOR2  _SFR_IO8(0x1A)
195#define GPIOR20 0
196#define GPIOR21 1
197#define GPIOR22 2
198#define GPIOR23 3
199#define GPIOR24 4
200#define GPIOR25 5
201#define GPIOR26 6
202#define GPIOR27 7
203
204/* General Purpose I/O Register 3 */
205#define GPIOR3  _SFR_IO8(0x1B)
206#define GPIOR30 0
207#define GPIOR31 1
208#define GPIOR32 2
209#define GPIOR33 3
210#define GPIOR34 4
211#define GPIOR35 5
212#define GPIOR36 6
213#define GPIOR37 7
214
215/* External Interrupt Flag Register */
216#define EIFR    _SFR_IO8(0x1C)
217#define INTF0   0
218#define INTF1   1
219#define INTF2   2
220#define INTF3   3
221
222/* External Interrupt Mask Register */
223#define EIMSK   _SFR_IO8(0x1D)
224#define INT0    0   /* External Interrupt Request 0 Enable */
225#define INT1    1   /* External Interrupt Request 1 Enable */
226#define INT2    2   /* External Interrupt Request 2 Enable */
227#define INT3    3   /* External Interrupt Request 3 Enable */
228
229/* General Purpose I/O Register 0 */
230#define GPIOR0  _SFR_IO8(0x1E)
231#define GPIOR00 0
232#define GPIOR01 1
233#define GPIOR02 2
234#define GPIOR03 3
235#define GPIOR04 4
236#define GPIOR05 5
237#define GPIOR06 6
238#define GPIOR07 7
239
240/* EEPROM Control Register */
241#define EECR    _SFR_IO8(0x1F)
242#define EERE    0   /* EEPROM Read Enable */
243#define EEWE    1   /* EEPROM Write Enable */
244#define EEMWE   2   /* EEPROM Master Write Enable */
245#define EERIE   3   /* EEPROM Ready Interrupt Enable */
246
247/* EEPROM Data Register */
248#define EEDR    _SFR_IO8(0x20)
249#define EEDR0   0
250#define EEDR1   1
251#define EEDR2   2
252#define EEDR3   3
253#define EEDR4   4
254#define EEDR5   5
255#define EEDR6   6
256#define EEDR7   7
257
258/* The EEPROM Address Registers */
259#define EEAR    _SFR_IO16(0x21)
260#define EEARL   _SFR_IO8(0x21)
261#define EEAR0   0
262#define EEAR1   1
263#define EEAR2   2
264#define EEAR3   3
265#define EEAR4   4
266#define EEAR5   5
267#define EEAR6   6
268#define EEAR7   7
269#define EEARH   _SFR_IO8(0x22)
270#define EEAR8   0
271#define EEAR9   1
272#define EEAR10  2
273#define EEAR11  3
274
275/* 6-char sequence denoting where to find the EEPROM registers in memory space.
276   Adresses denoted in hex syntax with uppercase letters. Used by the EEPROM
277   subroutines.
278   First two letters:  EECR address.
279   Second two letters: EEDR address.
280   Last two letters:   EEAR address.  */
281#define __EEPROM_REG_LOCATIONS__ 1F2021
282
283/* General Timer/Counter Control Register */
284#define GTCCR   _SFR_IO8(0x23)
285#define PSR10   0   /* Prescaler Reset Timer/Counter1 and Timer/Counter0 */
286#define ICPSEL1 6   /* Timer1 Input Capture Selection Bit */
287#define TSM     7   /* Timer/Counter Synchronization Mode */
288
289/* Timer/Counter Control Register A */
290#define TCCR0A  _SFR_IO8(0x24)
291#define WGM00   0   /* Waveform Generation Mode */
292#define WGM01   1   /* Waveform Generation Mode */
293#define COM0B0  4   /* Compare Output Mode, Fast PWm */
294#define COM0B1  5   /* Compare Output Mode, Fast PWm */
295#define COM0A0  6   /* Compare Output Mode, Phase Correct PWM Mode */
296#define COM0A1  7   /* Compare Output Mode, Phase Correct PWM Mode */
297
298/* Timer/Counter Control Register B */
299#define TCCR0B  _SFR_IO8(0x25)
300#define CS00    0   /* Clock Select */
301#define CS01    1   /* Clock Select */
302#define CS02    2   /* Clock Select */
303#define WGM02   3   /* Waveform Generation Mode */
304#define FOC0B   6   /* Force Output Compare B */
305#define FOC0A   7   /* Force Output Compare A */
306
307/* Timer/Counter0 Register */
308#define TCNT0   _SFR_IO8(0x26)
309#define TCNT00  0
310#define TCNT01  1
311#define TCNT02  2
312#define TCNT03  3
313#define TCNT04  4
314#define TCNT05  5
315#define TCNT06  6
316#define TCNT07  7
317
318/* Timer/Counter0 Output Compare Register A */
319#define OCR0A   _SFR_IO8(0x27)
320#define OCR0A0  0
321#define OCR0A1  1
322#define OCR0A2  2
323#define OCR0A3  3
324#define OCR0A4  4
325#define OCR0A5  5
326#define OCR0A6  6
327#define OCR0A7  7
328
329/* Timer/Counter0 Output Compare Register B */
330#define OCR0B   _SFR_IO8(0x28)
331#define OCR0B0  0
332#define OCR0B1  1
333#define OCR0B2  2
334#define OCR0B3  3
335#define OCR0B4  4
336#define OCR0B5  5
337#define OCR0B6  6
338#define OCR0B7  7
339
340/* PLL Control and Status Register */
341#define PLLCSR  _SFR_IO8(0x29)
342#define PLOCK   0   /* PLL Lock Detector */
343#define PLLE    1   /* PLL Enable */
344#define PLLF    2   /* PLL Factor */
345
346/* SPI Control Register */
347#define SPCR    _SFR_IO8(0x2C)
348#define SPR0    0   /* SPI Clock Rate Select 0 */
349#define SPR1    1   /* SPI Clock Rate Select 1 */
350#define CPHA    2   /* Clock Phase */
351#define CPOL    3   /* Clock polarity */
352#define MSTR    4   /* Master/Slave Select */
353#define DORD    5   /* Data Order */
354#define SPE     6   /* SPI Enable */
355#define SPIE    7   /* SPI Interrupt Enable */
356
357/* SPI Status Register */
358#define SPSR    _SFR_IO8(0x2D)
359#define SPI2X   0   /* Double SPI Speed Bit */
360#define WCOL    6   /* Write Collision Flag */
361#define SPIF    7   /* SPI Interrupt Flag */
362
363/* SPI Data Register */
364#define SPDR    _SFR_IO8(0x2E)
365#define SPD0    0
366#define SPD1    1
367#define SPD2    2
368#define SPD3    3
369#define SPD4    4
370#define SPD5    5
371#define SPD6    6
372#define SPD7    7
373
374/* Analog Comparator Status Register */
375#define ACSR    _SFR_IO8(0x30)
376#define AC0O    0   /* Analog Comparator 0 Output Bit */
377#define AC1O    1   /* Analog Comparator 1 Output Bit */
378#define AC2O    2   /* Analog Comparator 2 Output Bit */
379#define AC0IF   4   /* Analog Comparator 0 Interrupt Flag Bit */
380#define AC1IF   5   /* Analog Comparator 1 Interrupt Flag Bit */
381#define AC2IF   6   /* Analog Comparator 2 Interrupt Flag Bit */
382#define ACCKDIV 7   /* Analog Comparator Clock Divider */
383
384/* Sleep Mode Control Register */
385#define SMCR    _SFR_IO8(0x33)
386#define SE      0   /* Sleep Enable */
387#define SM0     1   /* Sleep Mode Select bit0 */
388#define SM1     2   /* Sleep Mode Select bit1 */
389#define SM2     3   /* Sleep Mode Select bit2 */
390
391/* MCU Status Register */
392#define MCUSR   _SFR_IO8(0x34)
393#define PORF    0   /* Power-on reset flag */
394#define EXTRF   1   /* External Reset Flag */
395#define BORF    2   /* Brown-out Reset Flag */
396#define WDRF    3   /* Watchdog Reset Flag */
397
398/* MCU Control Register */
399#define MCUCR   _SFR_IO8(0x35)
400#define IVCE    0   /* Interrupt Vector Change Enable */
401#define IVSEL   1   /* Interrupt Vector Select */
402#define PUD     4   /* Pull-up disable */
403#define SPIPS   7   /* SPI Pin Select */
404
405/* Store Program Memory Control Register */
406#define SPMCSR  _SFR_IO8(0x37)
407#define SPMEN   0   /* Store Program Memory Enable */
408#define PGERS   1   /* Page Erase */
409#define PGWRT   2   /* Page Write */
410#define BLBSET  3   /* Boot Lock Bit Set */
411#define RWWSRE  4   /* Read While Write section read enable */
412#define RWWSB   6   /* Read While Write Section Busy */
413#define SPMIE   7   /* SPM Interrupt Enable */
414
415/* Watchdog Timer Control Register */
416#define WDTCSR  _SFR_MEM8(0x60)
417#define WDP0    0   /* Watchdog Timer Prescaler bit0 */
418#define WDP1    1   /* Watchdog Timer Prescaler bit1 */
419#define WDP2    2   /* Watchdog Timer Prescaler bit2 */
420#define WDE     3   /* Watchdog Enable */
421#define WDCE    4   /* Watchdog Change Enable */
422#define WDP3    5   /* Watchdog Timer Prescaler bit3 */
423#define WDIE    6   /* Watchdog Timeout Interrupt Enable */
424#define WDIF    7   /* Watchdog Timeout Interrupt Flag */
425
426/* Clock Prescaler Register */
427#define CLKPR   _SFR_MEM8(0x61)
428#define CLKPS0  0   /* Clock Prescaler Select bit0 */
429#define CLKPS1  1   /* Clock Prescaler Select bit1 */
430#define CLKPS2  2   /* Clock Prescaler Select bit2 */
431#define CLKPS3  3   /* Clock Prescaler Select bit3 */
432#define CLKPCE  7   /* Clock Prescaler Change Enable */
433
434/* Power Reduction Register */
435#define PRR     _SFR_MEM8(0x64)
436#define PRADC   0   /* Power Reduction ADC */
437#define PRUSART 1   /* Power Reduction USART */
438#define PRSPI   2   /* Power Reduction Serial Peripheral Interface */
439#define PRTIM0  3   /* Power Reduction Timer/Counter0 */
440#define PRTIM1  4   /* Power Reduction Timer/Counter1 */
441#define PRPSC0  5   /* Power Reduction PSC0 */
442#define PRPSC1  6   /* Power Reduction PSC1 */
443#define PRPSC2  7   /* Power Reduction PSC2 */
444
445/* Oscillator Calibration Value */
446#define OSCCAL  _SFR_MEM8(0x66)
447#define CAL0    0
448#define CAL1    1
449#define CAL2    2
450#define CAL3    3
451#define CAL4    4
452#define CAL5    5
453#define CAL6    6
454
455/* External Interrupt Control Register A */
456#define EICRA   _SFR_MEM8(0x69)
457#define ISC00   0
458#define ISC01   1
459#define ISC10   2
460#define ISC11   3
461#define ISC20   4
462#define ISC21   5
463#define ISC30   6
464#define ISC31   7
465
466/* Timer/Counter0 Interrupt Mask Register */
467#define TIMSK0  _SFR_MEM8(0x6E)
468#define TOIE0   0   /* Overflow Interrupt Enable */
469#define OCIE0A  1   /* Output Compare Match A Interrupt Enable */
470#define OCIE0B  2   /* Output Compare Match B Interrupt Enable */
471
472/* Timer/Counter1 Interrupt Mask Register */
473#define TIMSK1  _SFR_MEM8(0x6F)
474#define TOIE1   0   /* Overflow Interrupt Enable */
475#define OCIE1A  1   /* Output Compare Match A Interrupt Enable */
476#define OCIE1B  2   /* Output Compare Match B Interrupt Enable */
477#define ICIE1   5   /* Input Capture Interrupt Enable */
478
479/* Amplifier 0 Control and Status register */
480#define AMP0CSR _SFR_MEM8(0x76)
481#define AMP0TS0 0
482#define AMP0TS1 1
483#define AMP0G0  4
484#define AMP0G1  5
485#define AMP0IS  6
486#define AMP0EN  7
487
488/* Amplifier 1 Control and Status register */
489#define AMP1CSR _SFR_MEM8(0x77)
490#define AMP1TS0 0
491#define AMP1TS1 1
492#define AMP1G0  4
493#define AMP1G1  5
494#define AMP1IS  6
495#define AMP1EN  7
496
497/* ADC Result Data Register */
498#ifndef __ASSEMBLER__
499#define ADC     _SFR_MEM16(0x78)
500#endif
501#define ADCW    _SFR_MEM16(0x78)
502#define ADCL    _SFR_MEM8(0x78)
503#define ADCH    _SFR_MEM8(0x79)
504
505/* ADC Control and Status Register A */
506#define ADCSRA  _SFR_MEM8(0x7A)
507#define ADPS0   0   /* ADC Prescaler Select bit0 */
508#define ADPS1   1   /* ADC Prescaler Select bit1 */
509#define ADPS2   2   /* ADC Prescaler Select bit2 */
510#define ADIE    3   /* ADC Interrupt Enable */
511#define ADIF    4   /* ADC Interrupt Flag */
512#define ADATE   5   /* ADC Auto Trigger Enable */
513#define ADSC    6   /* ADC Start Conversion */
514#define ADEN    7   /* ADC Enable */
515
516/* ADC Control and Status Register B */
517#define ADCSRB  _SFR_MEM8(0x7B)
518#define ADTS0   0   /* ADC Auto Trigger Source 0 */
519#define ADTS1   1   /* ADC Auto Trigger Source 1 */
520#define ADTS2   2   /* ADC Auto Trigger Source 2 */
521#define ADTS3   3   /* ADC Auto Trigger Source 3 */
522#define ADHSM   7   /* ADC High Speed Mode */
523
524/* ADC multiplexer Selection Register */
525#define ADMUX   _SFR_MEM8(0x7C)
526#define MUX0    0   /* Analog Channel and Gain Selection bit0 */
527#define MUX1    1   /* Analog Channel and Gain Selection bit1 */
528#define MUX2    2   /* Analog Channel and Gain Selection bit2 */
529#define MUX3    3   /* Analog Channel and Gain Selection bit3 */
530#define ADLAR   5   /* Left Adjust Result */
531#define REFS0   6   /* Reference Selection bit0 */
532#define REFS1   7   /* Reference Selection bit1 */
533
534/* Digital Input Disable Register 0 */
535#define DIDR0   _SFR_MEM8(0x7E)
536#define ADC0D   0   /* ADC0 Digital input Disable */
537#define ADC1D   1   /* ADC1 Digital input Disable */
538#define ADC2D   2   /* ADC2 Digital input Disable */
539#define ADC3D   3   /* ADC3 Digital input Disable */
540#define ADC4D   4   /* ADC4 Digital input Disable */
541#define ADC5D   5   /* ADC5 Digital input Disable */
542#define ADC6D   6   /* ADC6 Digital input Disable */
543#define ADC7D   7   /* ADC7 Digital input Disable */
544
545/* Digital Input Disable Register 1 */
546#define DIDR1   _SFR_MEM8(0x7F)
547#define ADC8D   0   /* ADC8 Digital input Disable */
548#define ADC9D   1   /* ADC9 Digital input Disable */
549#define ADC10D  2   /* ADC10 Digital input Disable */
550#define AMP0ND  3
551#define AMP0PD  4
552#define ACMP0D  5
553
554/* Timer/Counter1 Control Register A */
555#define TCCR1A  _SFR_MEM8(0x80)
556#define WGM10   0   /* Waveform Generation Mode */
557#define WGM11   1   /* Waveform Generation Mode */
558#define COM1B0  4   /* Compare Output Mode 1B, bit 0 */
559#define COM1B1  5   /* Compare Output Mode 1B, bit 1 */
560#define COM1A0  6   /* Comparet Ouput Mode 1A, bit 0 */
561#define COM1A1  7   /* Comparet Ouput Mode 1A, bit 1 */
562
563/* Timer/Counter1 Control Register B */
564#define TCCR1B  _SFR_MEM8(0x81)
565#define CS10    0   /* Prescaler source of Timer/Counter 1 */
566#define CS11    1   /* Prescaler source of Timer/Counter 1 */
567#define CS12    2   /* Prescaler source of Timer/Counter 1 */
568#define WGM12   3   /* Waveform Generation Mode */
569#define WGM13   4   /* Waveform Generation Mode */
570#define ICES1   6   /* Input Capture 1 Edge Select */
571#define ICNC1   7   /* Input Capture 1 Noise Canceler */
572
573/* Timer/Counter1 Control Register C */
574#define TCCR1C  _SFR_MEM8(0x82)
575#define FOC1B   6   /* Force Output Compare for Channel B */
576#define FOC1A   7   /* Force Output Compare for Channel A */
577
578/* Timer/Counter1 */
579#define TCNT1   _SFR_MEM16(0x84)
580#define TCNT1L  _SFR_MEM8(0x84)
581#define TCNT10  0
582#define TCNT11  1
583#define TCNT12  2
584#define TCNT13  3
585#define TCNT14  4
586#define TCNT15  5
587#define TCNT16  6
588#define TCNT17  7
589#define TCNT1H  _SFR_MEM8(0x85)
590#define TCNT18  0
591#define TCNT19  1
592#define TCNT110 2
593#define TCNT111 3
594#define TCNT112 4
595#define TCNT113 5
596#define TCNT114 6
597#define TCNT115 7
598
599/* Input Capture Register 1 */
600#define ICR1    _SFR_MEM16(0x86)
601#define ICR1L   _SFR_MEM8(0x86)
602#define ICR17   7
603#define ICR16   6
604#define ICR15   5
605#define ICR14   4
606#define ICR13   3
607#define ICR12   2
608#define ICR11   1
609#define ICR10   0
610#define ICR1H   _SFR_MEM8(0x87)
611#define ICR115  7
612#define ICR114  6
613#define ICR113  5
614#define ICR112  4
615#define ICR111  3
616#define ICR110  2
617#define ICR19   1
618#define ICR18   0
619
620/* Output Compare Register 1 A */
621#define OCR1A   _SFR_MEM16(0x88)
622#define OCR1AL  _SFR_MEM8(0x88)
623#define OCR1A0  0
624#define OCR1A1  1
625#define OCR1A2  2
626#define OCR1A3  3
627#define OCR1A4  4
628#define OCR1A5  5
629#define OCR1A6  6
630#define OCR1A7  7
631#define OCR1AH  _SFR_MEM8(0x89)
632#define OCR1A8  0
633#define OCR1A9  1
634#define OCR1A10 2
635#define OCR1A11 3
636#define OCR1A12 4
637#define OCR1A13 5
638#define OCR1A14 6
639#define OCR1A15 7
640
641/* Output Compare Register 1 B */
642#define OCR1B   _SFR_MEM16(0x8A)
643#define OCR1BL  _SFR_MEM8(0x8A)
644#define OCR1B0  0
645#define OCR1B1  1
646#define OCR1B2  2
647#define OCR1B3  3
648#define OCR1B4  4
649#define OCR1B5  5
650#define OCR1B6  6
651#define OCR1B7  7
652#define OCR1BH  _SFR_MEM8(0x8B)
653#define OCR1B8  0
654#define OCR1B9  1
655#define OCR1B10 2
656#define OCR1B11 3
657#define OCR1B12 4
658#define OCR1B13 5
659#define OCR1B14 6
660#define OCR1B15 7
661
662/* PSC0 Interrupt Flag Register */
663#define PIFR0   _SFR_MEM8(0xA0)
664#define PEOP0   0   /* End Of PSC0 Interrupt */
665#define PRN00   1   /* PSC0 Ramp Number bit0 */
666#define PRN01   2   /* PSC0 Ramp Number bit1 */
667#define PEV0A   3   /* PSC0 External Event A Interrupt */
668#define PEV0B   4   /* PSC0 External Event B Interrupt */
669#define PSEI0   5   /* PSC0 Synchro Error Interrupt */
670#define POAC0A  6   /* PSC0 Output A Activity */
671#define POAC0B  7   /* PSC0 Output B Activity */
672
673/* PSC0 Interrupt Mask Register */
674#define PIM0    _SFR_MEM8(0xA1)
675#define PEOPE0  0   /* PSC0 End Of Cycle Interrupt Enable */
676#define PEVE0A  3   /* PSC0 External Event A Interrupt Enable */
677#define PEVE0B  4   /* PSC0 External Event B Interrupt Enable */
678#define PSEIE0  5   /* PSC0 Synchro Error Interrupt Enable */
679
680/* PSC1 Interrupt Flag Register */
681#define PIFR1   _SFR_MEM8(0xA2)
682#define PEOP1   0
683#define PRN10   1
684#define PRN11   2
685#define PEV1A   3
686#define PEV1B   4
687#define PSEI1   5
688#define POAC1A  6
689#define POAC1B  7
690
691/* PSC1 Interrupt Mask Register */
692#define PIM1    _SFR_MEM8(0xA3)
693
694/* PSC2 Interrupt Flag Register */
695#define PIFR2   _SFR_MEM8(0xA4)
696#define PEOP2   0   /* End Of PSC2 Interrupt */
697#define PRN20   1   /* PSC2 Ramp Number bit0 */
698#define PRN21   2   /* PSC2 Ramp Number bit1 */
699#define PEV2A   3   /* PSC2 External Event A Interrupt */
700#define PEV2B   4   /* PSC2 External Event B Interrupt */
701#define PSEI2   5   /* PSC2 Synchro Error Interrupt */
702#define POAC2A  6   /* PSC2 Output A Activity */
703#define POAC2B  7   /* PSC2 Output B Activity */
704
705/* PSC2 Interrupt Mask Register */
706#define PIM2    _SFR_MEM8(0xA5)
707#define PEOPE2  0   /* PSC2 End Of Cycle Interrupt Enable */
708#define PEVE2A  3   /* PSC2 External Event A Interrupt Enable */
709#define PEVE2B  4   /* PSC2 External Event B Interrupt Enable */
710#define PSEIE2  5   /* PSC2 Synchro Error Interrupt Enable */
711
712/* Digital to Analog Conversion Control Register */
713#define DACON   _SFR_MEM8(0xAA)
714#define DAEN    0   /* Digital to Analog Enable bit */
715#define DAOE    1   /* Digital to Analog Output Enable bit */
716#define DALA    2   /* Digital to Analog Left Adjust */
717#define DATS0   4   /* DAC Trigger Selection bit0 */
718#define DATS1   5   /* DAC Trigger Selection bit1 */
719#define DATS2   6   /* DAC Trigger Selection bit2 */
720#define DAATE   7   /* DAC Auto Trigger Enable bit */
721
722/* Digital to Analog Converter input Register */
723#define DAC     _SFR_MEM16(0xAB)
724#define DACL    _SFR_MEM8(0xAB)
725#define DACH    _SFR_MEM8(0xAC)
726
727/* Analog Comparator 0 Control Register */
728#define AC0CON  _SFR_MEM8(0xAD)
729#define AC0M0   0   /* Analog Comparator 0 Multiplexer register bit0 */
730#define AC0M1   1   /* Analog Comparator 0 Multiplexer register bit1 */
731#define AC0M2   2   /* Analog Comparator 0 Multiplexer register bit2 */
732#define AC0IS0  4   /* Analog Comparator 0 Interrupt Select bit0 */
733#define AC0IS1  5   /* Analog Comparator 0 Interrupt Select bit1 */
734#define AC0IE   6   /* Analog Comparator 0 Interrupt Enable bit */
735#define AC0EN   7   /* Analog Comparator 0 Enable Bit */
736
737/* Analog Comparator 1 Control Register */
738#define AC1CON  _SFR_MEM8(0xAE)
739#define AC1M0   0   /* Analog Comparator 1 Multiplexer register bit0 */
740#define AC1M1   1   /* Analog Comparator 1 Multiplexer register bit1 */
741#define AC1M2   2   /* Analog Comparator 1 Multiplexer register bit2 */
742#define AC1ICE  3   /* Analog Comparator 1 Interrupt Capture Enable bit */
743#define AC1IS0  4   /* Analog Comparator 1 Interrupt Select bit0 */
744#define AC1IS1  5   /* Analog Comparator 1 Interrupt Select bit1 */
745#define AC1IE   6   /* Analog Comparator 1 Interrupt Enable bit */
746#define AC1EN   7   /* Analog Comparator 1 Enable Bit */
747
748/* Analog Comparator 2 Control Register */
749#define AC2CON  _SFR_MEM8(0xAF)
750#define AC2M0   0   /* Analog Comparator 2 Multiplexer register bit0 */
751#define AC2M1   1   /* Analog Comparator 2 Multiplexer register bit1 */
752#define AC2M2   2   /* Analog Comparator 2 Multiplexer register bit2 */
753#define AC2IS0  4   /* Analog Comparator 2 Interrupt Select bit0 */
754#define AC2IS1  5   /* Analog Comparator 2 Interrupt Select bit1 */
755#define AC2IE   6   /* Analog Comparator 2 Interrupt Enable bit */
756#define AC2EN   7   /* Analog Comparator 2 Enable Bit */
757
758/* USART Control and Status Register A */
759#define UCSRA   _SFR_MEM8(0xC0)
760#define MPCM    0   /* Multi-processor Communication Mode */
761#define U2X     1   /* Double the USART Transmission Speed */
762#define UPE     2   /* USART Parity Error */
763#define DOR     3   /* Data OverRun */
764#define FE      4   /* Frame Error */
765#define UDRE    5   /* USART Data Register Empty */
766#define TXC     6   /* USART Transmit Complete */
767#define RXC     7   /* USART Receive Complete */
768
769/* USART Control and Status Register B */
770#define UCSRB   _SFR_MEM8(0xC1)
771#define TXB8    0   /* Transmit Data Bit 8 */
772#define RXB8    1   /* Receive Data Bit 8 */
773#define UCSZ2   2   /* Character Size */
774#define TXEN    3   /* Transmitter Enable */
775#define RXEN    4   /* Receiver Enable */
776#define UDRIE   5   /* USART Data Register Empty Interrupt Enable */
777#define TXCIE   6   /* TX Complete Interrupt Enable */
778#define RXCIE   7   /* RX Complete Interrupt Enable */
779
780/* USART Control and Status Register C */
781#define UCSRC   _SFR_MEM8(0xC2)
782#define UCPOL   0   /* Clock Polarity */
783#define UCSZ0   1   /* Character Size bit0 */
784#define UCSZ1   2   /* Character Size bit1 */
785#define USBS    3   /* Stop Bit Select */
786#define UPM0    4   /* Parity Mode bit0 */
787#define UPM1    5   /* Parity Mode bit1 */
788#define UMSEL   6   /* USART Mode Select */
789
790/* USART Baud Rate Register */
791#define UBRR    _SFR_MEM16(0xC4)
792#define UBRRL   _SFR_MEM8(0xC4)
793#define UBRRH   _SFR_MEM8(0xC5)
794
795/* USART I/O Data Register */
796#define UDR     _SFR_MEM8(0xC6)
797
798/* EUSART Control and Status Register A */
799#define EUCSRA  _SFR_MEM8(0xC8)
800#define URxS0   0   /* EUSART Receive Character Size bit0 */
801#define URxS1   1   /* EUSART Receive Character Size bit1 */
802#define URxS2   2   /* EUSART Receive Character Size bit2 */
803#define URxS3   3   /* EUSART Receive Character Size bit3 */
804#define UTxS0   4   /* EUSART Transmit Character Size bit0 */
805#define UTxS1   5   /* EUSART Transmit Character Size bit1 */
806#define UTxS2   6   /* EUSART Transmit Character Size bit2 */
807#define UTxS3   7   /* EUSART Transmit Character Size bit3 */
808
809/* EUSART Control and Status Register B */
810#define EUCSRB  _SFR_MEM8(0xC9)
811#define BODR    0   /* Bit Order */
812#define EMCH    1   /* Manchester mode */
813#define EUSBS   3   /* EUSBS Enable Bit */
814#define EUSART  4   /* EUSART Enable Bit */
815
816/* EUSART Control and Status Register C */
817#define EUCSRC  _SFR_MEM8(0xCA)
818#define STP0    0   /* Stop bits values bit0 */
819#define STP1    1   /* Stop bits values bit1 */
820#define F1617   2
821#define FEM     3   /* Frame Error Manchester */
822
823/* Manchester receiver Baud Rate Registers */
824#define MUBRR   _SFR_MEM16(0xCC)
825#define MUBRRL  _SFR_MEM8(0xCC)
826#define MUBRRH  _SFR_MEM8(0xCD)
827
828/* EUSART I/O Data Register */
829#define EUDR    _SFR_MEM8(0xCE)
830
831/* PSC 0 Synchro and Output Configuration */
832#define PSOC0   _SFR_MEM8(0xD0)
833#define POEN0A  0   /* PSC 0 OUT Part A Output Enable */
834#define POEN0B  2   /* PSC 0 OUT Part B Output Enable */
835#define PSYNC00 4   /* Synchronization Out for ADC Selection bit0 */
836#define PSYNC01 5   /* Synchronization Out for ADC Selection bit1 */
837
838/* Output Compare SA Registers */
839#define OCR0SA  _SFR_MEM16(0xD2)
840#define OCR0SAL _SFR_MEM8(0xD2)
841#define OCR0SAH _SFR_MEM8(0xD3)
842
843/* Output Compare RA Registers */
844#define OCR0RA  _SFR_MEM16(0xD4)
845#define OCR0RAL _SFR_MEM8(0xD4)
846#define OCR0RAH _SFR_MEM8(0xD5)
847
848/* Output Compare SB Registers */
849#define OCR0SB  _SFR_MEM16(0xD6)
850#define OCR0SBL _SFR_MEM8(0xD6)
851#define OCR0SBH _SFR_MEM8(0xD7)
852
853/* Output Compare RB Registers */
854#define OCR0RB  _SFR_MEM16(0xD8)
855#define OCR0RBL _SFR_MEM8(0xD8)
856#define OCR0RBH _SFR_MEM8(0xD9)
857
858/* PSC 0 Configuration Register */
859#define PCNF0   _SFR_MEM8(0xDA)
860#define PCLKSEL0 1  /* PSC 0 Input Clock Select */
861#define POP0     2  /* PSC 0 Output Polarity */
862#define PMODE00  3  /* PSC 0 Mode bit0 */
863#define PMODE01  4  /* PSC 0 Mode bit1 */
864#define PLOCK0   5  /* PSC 0 Lock */
865#define PALOCK0  6  /* PSC 0 Autolock */
866#define PFIFTY0  7  /* PSC 0 Fifty */
867
868/* PSC 0 Control Register */
869#define PCTL0   _SFR_MEM8(0xDB)
870#define PRUN0   0   /* PSC 0 Run */
871#define PCCYC0  1   /* PSC 0 Complete Cycle */
872#define PARUN0  2   /* PSC 0 Autorun */
873#define PAOC0A  3   /* PSC 0 Asynchronous Output Control A */
874#define PAOC0B  4   /* PSC 0 Asynchronous Output Control B */
875#define PBFM0   5   /* Balance Flank Width Modulation */
876#define PPRE00  6   /* PSC 0 Prescaler Select bit0 */
877#define PPRE01  7   /* PSC 0 Prescaler Select bit1 */
878
879/* PSC 0 Input A Control Register */
880#define PFRC0A  _SFR_MEM8(0xDC)
881#define PRFM0A0 0   /* PSC 0 Fault Mode bit0 */
882#define PRFM0A1 1   /* PSC 0 Fault Mode bit1 */
883#define PRFM0A2 2   /* PSC 0 Fault Mode bit2 */
884#define PRFM0A3 3   /* PSC 0 Fault Mode bit3 */
885#define PFLTE0A 4   /* PSC 0 Filter Enable on Input Part A */
886#define PELEV0A 5   /* PSC 0 Edge Level Selector of Input Part A */
887#define PISEL0A 6   /* PSC 0 Input Select for Part A */
888#define PCAE0A  7   /* PSC 0 Capture Enable Input Part A */
889
890/* PSC 0 Input B Control Register */
891#define PFRC0B  _SFR_MEM8(0xDD)
892#define PRFM0B0 0   /* PSC 0 Fault Mode bit0 */
893#define PRFM0B1 1   /* PSC 0 Fault Mode bit1 */
894#define PRFM0B2 2   /* PSC 0 Fault Mode bit2 */
895#define PRFM0B3 3   /* PSC 0 Fault Mode bit3 */
896#define PFLTE0B 4   /* PSC 0 Filter Enable on Input Part B */
897#define PELEV0B 5   /* PSC 0 Edge Level Selector of Input Part B */
898#define PISEL0B 6   /* PSC 0 Input Select for Part B */
899#define PCAE0B  7   /* PSC 0 Capture Enable Input Part B */
900
901/* PSC 0 Input Capture Registers */
902#define PICR0   _SFR_MEM16(0xDE)
903#define PICR0L  _SFR_MEM8(0xDE)
904#define PICR0H  _SFR_MEM8(0xDF)
905#define PCST0   7   /* PSC Capture Software Trig bit */
906
907/* PSC 1 Synchro and Output Configuration */
908#define PSOC1   _SFR_MEM8(0xE0)
909#define POEN1A 0
910#define POEN1B 2
911#define PSYNC1_0 4
912#define PSYNC1_1 5
913
914/* Output Compare SA Registers */
915#define OCR1SA  _SFR_MEM16(0xE2)
916#define OCR1SAL _SFR_MEM8(0xE2)
917#define OCR1SAH _SFR_MEM8(0xE3)
918
919/* Output Compare RA Registers */
920#define OCR1RA  _SFR_MEM16(0xE4)
921#define OCR1RAL _SFR_MEM8(0xE4)
922#define OCR1RAH _SFR_MEM8(0xE5)
923
924/* Output Compare SB Registers */
925#define OCR1SB  _SFR_MEM16(0xE6)
926#define OCR1SBL _SFR_MEM8(0xE6)
927#define OCR1SBH _SFR_MEM8(0xE7)
928
929/* Output Compare RB Registers */
930#define OCR1RB  _SFR_MEM16(0xE8)
931#define OCR1RBL _SFR_MEM8(0xE8)
932#define OCR1RBH _SFR_MEM8(0xE9)
933
934/* PSC 1 Configuration Register */
935#define PCNF1   _SFR_MEM8(0xEA)
936#define PCLKSEL1 1
937#define POP1     2
938#define PMODE10  3
939#define PMODE11  4
940#define PLOCK1   5
941#define PALOCK1  6
942#define PFIFTY1  7
943
944/* PSC 1 Control Register */
945#define PCTL1   _SFR_MEM8(0xEB)
946#define PRUN1  0
947#define PCCYC1 1
948#define PARUN1 2
949#define PAOC1A 3
950#define PAOC1B 4
951#define PBFM1  5
952#define PPRE10 6
953#define PPRE11 7
954
955/* PSC 1 Input A Control Register */
956#define PFRC1A  _SFR_MEM8(0xEC)
957#define PRFM1A0 0
958#define PRFM1A1 1
959#define PRFM1A2 2
960#define PRFM1A3 3
961#define PFLTE1A 4
962#define PELEV1A 5
963#define PISEL1A 6
964#define PCAE1A  7
965
966/* PSC 1 Input B Control Register */
967#define PFRC1B  _SFR_MEM8(0xED)
968#define PRFM1B0 0
969#define PRFM1B1 1
970#define PRFM1B2 2
971#define PRFM1B3 3
972#define PFLTE1B 4
973#define PELEV1B 5
974#define PISEL1B 6
975#define PCAE1B  7
976
977/* PSC 1 Input Capture Registers */
978#define PICR1   _SFR_MEM16(0xEE)
979#define PICR1L  _SFR_MEM8(0xEE)
980#define PICR1H  _SFR_MEM8(0xEF)
981
982/* PSC 2 Synchro and Output Configuration */
983#define PSOC2   _SFR_MEM8(0xF0)
984#define POEN2A  0   /* PSC 2 OUT Part A Output Enable */
985#define POEN2C  1   /* PSCOUT22 Output Enable */
986#define POEN2B  2   /* PSC 2 OUT Part B Output Enable */
987#define POEN2D  3   /* PSCOUT23 Output Enable */
988#define PSYNC20 4   /* Synchronization Out for ADC Selection bit0 */
989#define PSYNC21 5   /* Synchronization Out for ADC Selection bit1 */
990#define POS22   6   /* PSCOUT22 Selection */
991#define POS23   7   /* PSCOUT23 Selection */
992
993/* PSC 2 Output Matrix */
994#define POM2    _SFR_MEM8(0xF1)
995#define POMV2A0 0   /* Output Matrix Output A Ramp 0 */
996#define POMV2A1 1   /* Output Matrix Output A Ramp 1 */
997#define POMV2A2 2   /* Output Matrix Output A Ramp 2 */
998#define POMV2A3 3   /* Output Matrix Output A Ramp 3 */
999#define POMV2B0 4   /* Output Matrix Output B Ramp 0 */
1000#define POMV2B1 5   /* Output Matrix Output B Ramp 1 */
1001#define POMV2B2 6   /* Output Matrix Output B Ramp 2 */
1002#define POMV2B3 7   /* Output Matrix Output B Ramp 3 */
1003
1004/* Output Compare SA Registers */
1005#define OCR2SA  _SFR_MEM16(0xF2)
1006#define OCR2SAL _SFR_MEM8(0xF2)
1007#define OCR2SAH _SFR_MEM8(0xF3)
1008
1009/* Output Compare RA Registers */
1010#define OCR2RA  _SFR_MEM16(0xF4)
1011#define OCR2RAL _SFR_MEM8(0xF4)
1012#define OCR2RAH _SFR_MEM8(0xF5)
1013
1014/* Output Compare SB Registers */
1015#define OCR2SB  _SFR_MEM16(0xF6)
1016#define OCR2SBL _SFR_MEM8(0xF6)
1017#define OCR2SBH _SFR_MEM8(0xF7)
1018
1019/* Output Compare RB Registers */
1020#define OCR2RB  _SFR_MEM16(0xF8)
1021#define OCR2RBL _SFR_MEM8(0xF8)
1022#define OCR2RBH _SFR_MEM8(0xF9)
1023
1024/* PSC 2 Configuration Register */
1025#define PCNF2   _SFR_MEM8(0xFA)
1026#define POME2    0  /* PSC 2 Output Matrix Enable */
1027#define PCLKSEL2 1  /* PSC 2 Input Clock Select */
1028#define POP2     2  /* PSC 2 Output Polarity */
1029#define PMODE20  3  /* PSC 2 Mode bit0 */
1030#define PMODE21  4  /* PSC 2 Mode bit1 */
1031#define PLOCK2   5  /* PSC 2 Lock */
1032#define PALOCK2  6  /* PSC 2 Autolock */
1033#define PFIFTY2  7  /* PSC 2 Fifty */
1034
1035/* PSC 2 Control Register */
1036#define PCTL2   _SFR_MEM8(0xFB)
1037#define PRUN2   0   /* PSC 2 Run */
1038#define PCCYC2  1   /* PSC 2 Complete Cycle */
1039#define PARUN2  2   /* PSC 2 Autorun */
1040#define PAOC2A  3   /* PSC 2 Asynchronous Output Control A */
1041#define PAOC2B  4   /* PSC 2 Asynchronous Output Control B */
1042#define PBFM2   5   /* Balance Flank Width Modulation */
1043#define PPRE20  6   /* PSC 2 Prescaler Select bit0 */
1044#define PPRE21  7   /* PSC 2 Prescaler Select bit1 */
1045
1046/* PSC 2 Input A Control Register */
1047#define PFRC2A  _SFR_MEM8(0xFC)
1048#define PRFM2A0 0   /* PSC 2 Fault Mode bit0 */
1049#define PRFM2A1 1   /* PSC 2 Fault Mode bit1 */
1050#define PRFM2A2 2   /* PSC 2 Fault Mode bit2 */
1051#define PRFM2A3 3   /* PSC 2 Fault Mode bit3 */
1052#define PFLTE2A 4   /* PSC 2 Filter Enable on Input Part A */
1053#define PELEV2A 5   /* PSC 2 Edge Level Selector of Input Part A */
1054#define PISEL2A 6   /* PSC 2 Input Select for Part A */
1055#define PCAE2A  7   /* PSC 2 Capture Enable Input Part A */
1056
1057/* PSC 2 Input B Control Register */
1058#define PFRC2B  _SFR_MEM8(0xFD)
1059#define PRFM2B0 0   /* PSC 2 Fault Mode bit0 */
1060#define PRFM2B1 1   /* PSC 2 Fault Mode bit1 */
1061#define PRFM2B2 2   /* PSC 2 Fault Mode bit2 */
1062#define PRFM2B3 3   /* PSC 2 Fault Mode bit3 */
1063#define PFLTE2B 4   /* PSC 2 Filter Enable on Input Part B */
1064#define PELEV2B 5   /* PSC 2 Edge Level Selector of Input Part B */
1065#define PISEL2B 6   /* PSC 2 Input Select for Part B */
1066#define PCAE2B  7   /* PSC 2 Capture Enable Input Part B */
1067
1068/* PSC 2 Input Capture Registers */
1069#define PICR2   _SFR_MEM16(0xFE)
1070#define PICR2L  _SFR_MEM8(0xFE)
1071#define PICR2H  _SFR_MEM8(0xFF)
1072#define PCST2   7   /* PSC Capture Software Trig bit */
1073
1074
1075/* Interrupt Vectors */
1076/* Interrupt 0 is the reset vector. */
1077
1078/* PSC2 Capture Event */
1079#define PSC2_CAPT_vect     _VECTOR(1)
1080
1081/* PSC2 End Cycle */
1082#define PSC2_EC_vect       _VECTOR(2)
1083
1084/* PSC1 Capture Event */
1085#define PSC1_CAPT_vect     _VECTOR(3)
1086
1087/* PSC1 End Cycle */
1088#define PSC1_EC_vect       _VECTOR(4)
1089
1090/* PSC0 Capture Event */
1091#define PSC0_CAPT_vect     _VECTOR(5)
1092
1093/* PSC0 End Cycle */
1094#define PSC0_EC_vect       _VECTOR(6)
1095
1096/* Analog Comparator 0 */
1097#define ANALOG_COMP_0_vect _VECTOR(7)
1098
1099/* Analog Comparator 1 */
1100#define ANALOG_COMP_1_vect _VECTOR(8)
1101
1102/* Analog Comparator 2 */
1103#define ANALOG_COMP_2_vect _VECTOR(9)
1104
1105/* External Interrupt Request 0 */
1106#define INT0_vect          _VECTOR(10)
1107
1108/* Timer/Counter1 Capture Event */
1109#define TIMER1_CAPT_vect   _VECTOR(11)
1110
1111/* Timer/Counter1 Compare Match A */
1112#define TIMER1_COMPA_vect  _VECTOR(12)
1113
1114/* Timer/Counter Compare Match B */
1115#define TIMER1_COMPB_vect  _VECTOR(13)
1116
1117/* Timer/Counter1 Overflow */
1118#define TIMER1_OVF_vect    _VECTOR(15)
1119
1120/* Timer/Counter0 Compare Match A */
1121#define TIMER0_COMP_A_vect _VECTOR(16)
1122
1123/* Timer/Counter0 Overflow */
1124#define TIMER0_OVF_vect    _VECTOR(17)
1125
1126/* ADC Conversion Complete */
1127#define ADC_vect           _VECTOR(18)
1128
1129/* External Interrupt Request 1 */
1130#define INT1_vect          _VECTOR(19)
1131
1132/* SPI Serial Transfer Complete */
1133#define SPI_STC_vect       _VECTOR(20)
1134
1135/* USART, Rx Complete */
1136#define USART_RX_vect      _VECTOR(21)
1137
1138/* USART Data Register Empty */
1139#define USART_UDRE_vect    _VECTOR(22)
1140
1141/* USART, Tx Complete */
1142#define USART_TX_vect      _VECTOR(23)
1143
1144/* External Interrupt Request 2 */
1145#define INT2_vect          _VECTOR(24)
1146
1147/* Watchdog Timeout Interrupt */
1148#define WDT_vect           _VECTOR(25)
1149
1150/* EEPROM Ready */
1151#define EE_READY_vect      _VECTOR(26)
1152
1153/* Timer Counter 0 Compare Match B */
1154#define TIMER0_COMPB_vect  _VECTOR(27)
1155
1156/* External Interrupt Request 3 */
1157#define INT3_vect          _VECTOR(28)
1158
1159/* Store Program Memory Read */
1160#define SPM_READY_vect     _VECTOR(31)
1161
1162#define _VECTORS_SIZE   (4 * 32)
1163
1164/* Constants */
1165
1166#define RAMEND         0x4FF
1167#define XRAMSIZE       0
1168#define XRAMEND        RAMEND
1169#define E2END          0x1FF
1170#define E2PAGESIZE     4
1171#define FLASHEND       0x3FFF
1172#define SPM_PAGESIZE   128
1173
1174
1175/* Fuse Information */
1176
1177#define FUSE_MEMORY_SIZE 3
1178
1179/* Low Fuse Byte */
1180#define FUSE_CKSEL0  (unsigned char)~_BV(0)  /* Select Clock Source */
1181#define FUSE_CKSEL1  (unsigned char)~_BV(1)  /* Select Clock Source */
1182#define FUSE_CKSEL2  (unsigned char)~_BV(2)  /* Select Clock Source */
1183#define FUSE_CKSEL3  (unsigned char)~_BV(3)  /* Select Clock Source */
1184#define FUSE_SUT0    (unsigned char)~_BV(4)  /* Select start-up time */
1185#define FUSE_SUT1    (unsigned char)~_BV(5)  /* Select start-up time */
1186#define FUSE_CKOUT   (unsigned char)~_BV(6)  /* Oscillator output option */
1187#define FUSE_CKDIV8  (unsigned char)~_BV(7)  /* Divide clock by 8 */
1188#define LFUSE_DEFAULT (FUSE_CKSEL0 & FUSE_CKSEL2 & FUSE_CKSEL3 & FUSE_SUT0 & FUSE_CKDIV8)
1189
1190/* High Fuse Byte */
1191#define FUSE_BODLEVEL0 (unsigned char)~_BV(0)
1192#define FUSE_BODLEVEL1 (unsigned char)~_BV(1)
1193#define FUSE_BODLEVEL2 (unsigned char)~_BV(2)
1194#define FUSE_EESAVE    (unsigned char)~_BV(3)  /* EEPROM memory is preserved through chip erase */
1195#define FUSE_WDTON     (unsigned char)~_BV(4)  /* Watchdog timer always on */
1196#define FUSE_SPIEN     (unsigned char)~_BV(5)  /* Enable Serial programming and Data Downloading */
1197#define FUSE_DWEN      (unsigned char)~_BV(6)  /* debugWIRE Enable */
1198#define FUSE_RSTDISBL  (unsigned char)~_BV(7)  /* External Reset Diasble */
1199#define HFUSE_DEFAULT (FUSE_SPIEN)
1200
1201/* Extended Fuse Byte */
1202#define FUSE_BOOTRST  (unsigned char)~_BV(0)  /* Select Reset Vector */
1203#define FUSE_BOOTSZ0  (unsigned char)~_BV(1)  /* Select Boot Size */
1204#define FUSE_BOOTSZ1  (unsigned char)~_BV(2)  /* Select Boot Size */
1205#define FUSE_PSCRV    (unsigned char)~_BV(4)
1206#define FUSE_PSC0RB   (unsigned char)~_BV(5)
1207#define FUSE_PSC1RB   (unsigned char)~_BV(6)
1208#define FUSE_PSC2RB   (unsigned char)~_BV(7)
1209#define EFUSE_DEFAULT (FUSE_BOOTSZ0 & FUSE_BOOTSZ1)
1210
1211
1212/* Lock Bits */
1213#define __LOCK_BITS_EXIST
1214#define __BOOT_LOCK_BITS_0_EXIST
1215#define __BOOT_LOCK_BITS_1_EXIST
1216
1217
1218/* Signature */
1219#define SIGNATURE_0 0x1E
1220#define SIGNATURE_1 0x94
1221#define SIGNATURE_2 0x83
1222
1223
1224#endif /* _AVR_IO90PWM316_H_ */
Note: See TracBrowser for help on using the repository browser.