source: rtems/cpukit/score/cpu/avr/avr/io90pwm2b.h @ 9b4422a2

4.115
Last change on this file since 9b4422a2 was 9b4422a2, checked in by Joel Sherrill <joel.sherrill@…>, on 05/03/12 at 15:09:24

Remove All CVS Id Strings Possible Using a Script

Script does what is expected and tries to do it as
smartly as possible.

+ remove occurrences of two blank comment lines

next to each other after Id string line removed.

+ remove entire comment blocks which only exited to

contain CVS Ids

+ If the processing left a blank line at the top of

a file, it was removed.

  • Property mode set to 100644
File size: 26.9 KB
Line 
1/* Copyright (c) 2007 Atmel Corporation
2   All rights reserved.
3
4   Redistribution and use in source and binary forms, with or without
5   modification, are permitted provided that the following conditions are met:
6
7   * Redistributions of source code must retain the above copyright
8     notice, this list of conditions and the following disclaimer.
9
10   * Redistributions in binary form must reproduce the above copyright
11     notice, this list of conditions and the following disclaimer in
12     the documentation and/or other materials provided with the
13     distribution.
14
15   * Neither the name of the copyright holders nor the names of
16     contributors may be used to endorse or promote products derived
17     from this software without specific prior written permission.
18
19  THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20  AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
21  IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22  ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
23  LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24  CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25  SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26  INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27  CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28  ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29  POSSIBILITY OF SUCH DAMAGE.
30*/
31
32
33/* avr/io90pwm2b.h - definitions for AT90PWM2B */
34
35/* This file should only be included from <avr/io.h>, never directly. */
36
37#ifndef _AVR_IO_H_
38#  error "Include <avr/io.h> instead of this file."
39#endif
40
41#ifndef _AVR_IOXXX_H_
42#  define _AVR_IOXXX_H_ "io90pwm2b.h"
43#else
44#  error "Attempt to include more than one <avr/ioXXX.h> file."
45#endif
46
47
48#ifndef _AVR_IO90PWM2B_H_
49#define _AVR_IO90PWM2B_H_ 1
50
51/* Registers and associated bit numbers */
52
53#define PINB _SFR_IO8(0x03)
54#define PINB0 0
55#define PINB1 1
56#define PINB2 2
57#define PINB3 3
58#define PINB4 4
59#define PINB5 5
60#define PINB6 6
61#define PINB7 7
62
63#define DDRB _SFR_IO8(0x04)
64#define DDB0 0
65#define DDB1 1
66#define DDB2 2
67#define DDB3 3
68#define DDB4 4
69#define DDB5 5
70#define DDB6 6
71#define DDB7 7
72
73#define PORTB _SFR_IO8(0x05)
74#define PORTB0 0
75#define PORTB1 1
76#define PORTB2 2
77#define PORTB3 3
78#define PORTB4 4
79#define PORTB5 5
80#define PORTB6 6
81#define PORTB7 7
82     
83#define PINC _SFR_IO8(0x06)
84#define PINC0 0
85#define PINC1 1
86#define PINC2 2
87#define PINC3 3
88#define PINC4 4
89#define PINC5 5
90#define PINC6 6
91#define PINC7 7
92
93#define DDRC _SFR_IO8(0x07)
94#define DDC0 0
95#define DDC1 1
96#define DDC2 2
97#define DDC3 3
98#define DDC4 4
99#define DDC5 5
100#define DDC6 6
101#define DDC7 7
102
103#define PORTC _SFR_IO8(0x08)
104#define PORTC0 0
105#define PORTC1 1
106#define PORTC2 2
107#define PORTC3 3
108#define PORTC4 4
109#define PORTC5 5
110#define PORTC6 6
111#define PORTC7 7
112
113#define PIND _SFR_IO8(0x09)
114#define PIND0 0
115#define PIND1 1
116#define PIND2 2
117#define PIND3 3
118#define PIND4 4
119#define PIND5 5
120#define PIND6 6
121#define PIND7 7
122
123#define DDRD _SFR_IO8(0x0A)
124#define DDD0 0
125#define DDD1 1
126#define DDD2 2
127#define DDD3 3
128#define DDD4 4
129#define DDD5 5
130#define DDD6 6
131#define DDD7 7
132
133#define PORTD _SFR_IO8(0x0B)
134#define PORTD0 0
135#define PORTD1 1
136#define PORTD2 2
137#define PORTD3 3
138#define PORTD4 4
139#define PORTD5 5
140#define PORTD6 6
141#define PORTD7 7
142
143#define PINE _SFR_IO8(0x0C)
144#define PINE0 0
145#define PINE1 1
146#define PINE2 2
147
148#define DDRE _SFR_IO8(0x0D)
149#define DDE0 0
150#define DDE1 1
151#define DDE2 2
152
153#define PORTE _SFR_IO8(0x0E)
154#define PORTE0 0
155#define PORTE1 1
156#define PORTE2 2
157
158#define TIFR0 _SFR_IO8(0x15)
159#define TOV0 0
160#define OCF0A 1
161#define OCF0B 2
162
163#define TIFR1 _SFR_IO8(0x16)
164#define TOV1 0
165#define OCF1A 1
166#define OCF1B 2
167#define ICF1 5
168
169#define GPIOR1 _SFR_IO8(0x19)
170#define GPIOR10 0
171#define GPIOR11 1
172#define GPIOR12 2
173#define GPIOR13 3
174#define GPIOR14 4
175#define GPIOR15 5
176#define GPIOR16 6
177#define GPIOR17 7
178
179#define GPIOR2 _SFR_IO8(0x1A)
180#define GPIOR20 0
181#define GPIOR21 1
182#define GPIOR22 2
183#define GPIOR23 3
184#define GPIOR24 4
185#define GPIOR25 5
186#define GPIOR26 6
187#define GPIOR27 7
188
189#define GPIOR3 _SFR_IO8(0x1B)
190#define GPIOR30 0
191#define GPIOR31 1
192#define GPIOR32 2
193#define GPIOR33 3
194#define GPIOR34 4
195#define GPIOR35 5
196#define GPIOR36 6
197#define GPIOR37 7
198
199#define EIFR _SFR_IO8(0x1C)
200#define INTF0 0
201#define INTF1 1
202#define INTF2 2
203#define INTF3 3
204
205#define EIMSK _SFR_IO8(0x1D)
206#define INT0 0
207#define INT1 1
208#define INT2 2
209#define INT3 3
210
211#define GPIOR0 _SFR_IO8(0x1E)
212#define GPIOR00 0
213#define GPIOR01 1
214#define GPIOR02 2
215#define GPIOR03 3
216#define GPIOR04 4
217#define GPIOR05 5
218#define GPIOR06 6
219#define GPIOR07 7
220
221#define EECR _SFR_IO8(0x1F)
222#define EERE 0
223#define EEWE 1
224#define EEMWE 2
225#define EERIE 3
226#define EEPM0 4
227#define EEPM1 5
228
229#define EEDR _SFR_IO8(0x20)
230#define EEDR0 0
231#define EEDR1 1
232#define EEDR2 2
233#define EEDR3 3
234#define EEDR4 4
235#define EEDR5 5
236#define EEDR6 6
237#define EEDR7 7
238
239#define EEAR _SFR_IO16(0x21)
240
241#define EEARL _SFR_IO8(0x21)
242#define EEARL0 0
243#define EEARL1 1
244#define EEARL2 2
245#define EEARL3 3
246#define EEARL4 4
247#define EEARL5 5
248#define EEARL6 6
249#define EEARL7 7
250
251#define EEARH _SFR_IO8(0x22)
252#define EEAR8 0
253#define EEAR9 1
254#define EEAR10 2
255#define EEAR11 3
256
257#define GTCCR _SFR_IO8(0x23)
258#define PSR10 0
259#define PSRSYNC 0
260#define ICPSEL1 2
261#define TSM 3
262
263#define TCCR0A _SFR_IO8(0x24)
264#define WGM00 0
265#define WGM01 1
266#define COM0B0 4
267#define COM0B1 5
268#define COM0A0 6
269#define COM0A1 7
270
271#define TCCR0B _SFR_IO8(0x25)
272#define CS00 0
273#define CS01 1
274#define CS02 2
275#define WGM02 3
276#define FOC0B 6
277#define FOC0A 7
278
279#define TCNT0 _SFR_IO8(0x26)
280#define TCNT0_0 0
281#define TCNT0_1 1
282#define TCNT0_2 2
283#define TCNT0_3 3
284#define TCNT0_4 4
285#define TCNT0_5 5
286#define TCNT0_6 6
287#define TCNT0_7 7
288
289#define OCR0A _SFR_IO8(0x27)
290#define OCR0A_0 0
291#define OCR0A_1 1
292#define OCR0A_2 2
293#define OCR0A_3 3
294#define OCR0A_4 4
295#define OCR0A_5 5
296#define OCR0A_6 6
297#define OCR0A_7 7
298
299#define OCR0B _SFR_IO8(0x28)
300#define OCR0B_0 0
301#define OCR0B_1 1
302#define OCR0B_2 2
303#define OCR0B_3 3
304#define OCR0B_4 4
305#define OCR0B_5 5
306#define OCR0B_6 6
307#define OCR0B_7 7
308
309#define OCR0_0 0    /* Deprecated */
310#define OCR0_1 1    /* Deprecated */
311#define OCR0_2 2    /* Deprecated */
312#define OCR0_3 3    /* Deprecated */
313#define OCR0_4 4    /* Deprecated */
314#define OCR0_5 5    /* Deprecated */
315#define OCR0_6 6    /* Deprecated */
316#define OCR0_7 7    /* Deprecated */
317
318#define PLLCSR _SFR_IO8(0x29)
319#define PLOCK 0
320#define PLLE 1
321#define PLLF 2
322
323#define SPCR _SFR_IO8(0x2C)
324#define SPR0 0
325#define SPR1 1
326#define CPHA 2
327#define CPOL 3
328#define MSTR 4
329#define DORD 5
330#define SPE 6
331#define SPIE 7
332
333#define SPSR _SFR_IO8(0x2D)
334#define SPI2X 0
335#define WCOL 6
336#define SPIF 7
337
338#define SPDR _SFR_IO8(0x2E)
339#define SPDR0 0
340#define SPDR1 1
341#define SPDR2 2
342#define SPDR3 3
343#define SPDR4 4
344#define SPDR5 5
345#define SPDR6 6
346#define SPDR7 7
347
348#define ACSR _SFR_IO8(0x30)
349#define AC0O 0
350#define AC1O 1
351#define AC2O 2
352#define AC0IF 4
353#define AC1IF 5
354#define AC2IF 6
355#define ACCKDIV 7
356
357#define SMCR _SFR_IO8(0x33)
358#define SE 0
359#define SM0 1
360#define SM1 2
361#define SM2 3
362
363#define MCUSR _SFR_IO8(0x34)
364#define PORF 0
365#define EXTRF 1
366#define BORF 2
367#define WDRF 3
368
369#define MCUCR _SFR_IO8(0x35)
370#define IVCE 0
371#define IVSEL 1
372#define PUD 4
373#define SPIPS 7
374
375#define SPMCSR _SFR_IO8(0x37)
376#define SPMEN 0
377#define PGERS 1
378#define PGWRT 2
379#define BLBSET 3
380#define RWWSRE 4
381#define RWWSB 6
382#define SPMIE 7
383
384#define WDTCSR _SFR_MEM8(0x60)
385#define WDP0 0
386#define WDP1 1
387#define WDP2 2
388#define WDE 3
389#define WDCE 4
390#define WDP3 5
391#define WDIE 6
392#define WDIF 7
393
394#define CLKPR _SFR_MEM8(0x61)
395#define CLKPS0 0
396#define CLKPS1 1
397#define CLKPS2 2
398#define CLKPS3 3
399#define CLKPCE 7
400
401#define PRR _SFR_MEM8(0x64)
402#define PRADC 0
403#define PRUSART0 1
404#define PRSPI 2
405#define PRTIM0 3
406#define PRTIM1 4
407#define PRPSC0 5
408#define PRPSC1 6
409#define PRPSC2 7
410
411#define OSCCAL _SFR_MEM8(0x66)
412#define CAL0 0
413#define CAL1 1
414#define CAL2 2
415#define CAL3 3
416#define CAL4 4
417#define CAL5 5
418#define CAL6 6
419
420#define EICRA _SFR_MEM8(0x69)
421#define ISC00 0
422#define ISC01 1
423#define ISC10 2
424#define ISC11 3
425#define ISC20 4
426#define ISC21 5
427#define ISC30 6
428#define ISC31 7
429
430#define TIMSK0 _SFR_MEM8(0x6E)
431#define TOIE0 0
432#define OCIE0A 1
433#define OCIE0B 2
434
435#define TIMSK1 _SFR_MEM8(0x6F)
436#define TOIE1 0
437#define OCIE1A 1
438#define OCIE1B 2
439#define ICIE1 5
440
441#define AMP0CSR _SFR_MEM8(0x76)
442#define AMP0TS0 0
443#define AMP0TS1 1
444#define AMP0G0 4
445#define AMP0G1 5
446#define AMP0IS 6
447#define AMP0EN 7
448
449#define AMP1CSR _SFR_MEM8(0x77)
450#define AMP1TS0 0
451#define AMP1TS1 1
452#define AMP1G0 4
453#define AMP1G1 5
454#define AMP1IS 6
455#define AMP1EN 7
456
457#ifndef __ASSEMBLER__
458#define ADC     _SFR_MEM16(0x78)
459#endif
460#define ADCW    _SFR_MEM16(0x78)
461
462#define ADCL _SFR_MEM8(0x78)
463#define ADCL0 0
464#define ADCL1 1
465#define ADCL2 2
466#define ADCL3 3
467#define ADCL4 4
468#define ADCL5 5
469#define ADCL6 6
470#define ADCL7 7
471
472#define ADCH _SFR_MEM8(0x79)
473#define ADCH0 0
474#define ADCH1 1
475#define ADCH2 2
476#define ADCH3 3
477#define ADCH4 4
478#define ADCH5 5
479#define ADCH6 6
480#define ADCH7 7
481
482#define ADCSRA _SFR_MEM8(0x7A)
483#define ADPS0 0
484#define ADPS1 1
485#define ADPS2 2
486#define ADIE 3
487#define ADIF 4
488#define ADATE 5
489#define ADSC 6
490#define ADEN 7
491
492#define ADCSRB _SFR_MEM8(0x7B)
493#define ADTS0 0
494#define ADTS1 1
495#define ADTS2 2
496#define ADTS3 3
497#define ADASCR 4
498#define ADHSM 7
499
500#define ADMUX _SFR_MEM8(0x7C)
501#define MUX0 0
502#define MUX1 1
503#define MUX2 2
504#define MUX3 3
505#define ADLAR 5
506#define REFS0 6
507#define REFS1 7
508
509#define DIDR0 _SFR_MEM8(0x7E)
510#define ADC0D 0
511#define ADC1D 1
512#define ADC2D 2
513#define ADC3D 3
514#define ADC4D 4
515#define ADC5D 5
516#define ADC6D 6
517#define ADC7D 7
518
519#define DIDR1 _SFR_MEM8(0x7F)
520#define ADC8D 0
521#define ADC9D 1
522#define ADC10D 2
523#define AMP0ND 3
524#define AMP0PD 4
525#define ACMP0D 5
526
527#define TCCR1A _SFR_MEM8(0x80)
528#define WGM10 0
529#define WGM11 1
530#define COM1B0 4
531#define COM1B1 5
532#define COM1A0 6
533#define COM1A1 7
534
535#define TCCR1B _SFR_MEM8(0x81)
536#define CS10 0
537#define CS11 1
538#define CS12 2
539#define WGM12 3
540#define WGM13 4
541#define ICES1 6
542#define ICNC1 7
543
544#define TCCR1C _SFR_MEM8(0x82)
545#define FOC1B 6
546#define FOC1A 7
547
548#define TCNT1 _SFR_MEM16(0x84)
549
550#define TCNT1L _SFR_MEM8(0x84)
551#define TCNT1L0 0
552#define TCNT1L1 1
553#define TCNT1L2 2
554#define TCNT1L3 3
555#define TCNT1L4 4
556#define TCNT1L5 5
557#define TCNT1L6 6
558#define TCNT1L7 7
559
560#define TCNT1H _SFR_MEM8(0x85)
561#define TCNT1H0 0
562#define TCNT1H1 1
563#define TCNT1H2 2
564#define TCNT1H3 3
565#define TCNT1H4 4
566#define TCNT1H5 5
567#define TCNT1H6 6
568#define TCNT1H7 7
569
570#define ICR1 _SFR_MEM16(0x86)
571
572#define ICR1L _SFR_MEM8(0x86)
573#define ICR1L0 0
574#define ICR1L1 1
575#define ICR1L2 2
576#define ICR1L3 3
577#define ICR1L4 4
578#define ICR1L5 5
579#define ICR1L6 6
580#define ICR1L7 7
581
582#define ICR1H _SFR_MEM8(0x87)
583#define ICR1H0 0
584#define ICR1H1 1
585#define ICR1H2 2
586#define ICR1H3 3
587#define ICR1H4 4
588#define ICR1H5 5
589#define ICR1H6 6
590#define ICR1H7 7
591
592#define OCR1A _SFR_MEM16(0x88)
593
594#define OCR1AL _SFR_MEM8(0x88)
595#define OCR1AL0 0
596#define OCR1AL1 1
597#define OCR1AL2 2
598#define OCR1AL3 3
599#define OCR1AL4 4
600#define OCR1AL5 5
601#define OCR1AL6 6
602#define OCR1AL7 7
603
604#define OCR1AH _SFR_MEM8(0x89)
605#define OCR1AH0 0
606#define OCR1AH1 1
607#define OCR1AH2 2
608#define OCR1AH3 3
609#define OCR1AH4 4
610#define OCR1AH5 5
611#define OCR1AH6 6
612#define OCR1AH7 7
613
614#define OCR1B _SFR_MEM16(0x8A)
615
616#define OCR1BL _SFR_MEM8(0x8A)
617#define OCR1BL0 0
618#define OCR1BL1 1
619#define OCR1BL2 2
620#define OCR1BL3 3
621#define OCR1BL4 4
622#define OCR1BL5 5
623#define OCR1BL6 6
624#define OCR1BL7 7
625
626#define OCR1BH _SFR_MEM8(0x8B)
627#define OCR1BH0 0
628#define OCR1BH1 1
629#define OCR1BH2 2
630#define OCR1BH3 3
631#define OCR1BH4 4
632#define OCR1BH5 5
633#define OCR1BH6 6
634#define OCR1BH7 7
635
636#define PIFR0 _SFR_MEM8(0xA0)
637#define PEOP0 0
638#define PRN00 1
639#define PRN01 2
640#define PEV0A 3
641#define PEV0B 4
642#define PSEI0 5
643#define POAC0A 6
644#define POAC0B 7
645
646#define PIM0 _SFR_MEM8(0xA1)
647#define PEOPE0 0
648#define PEVE0A 3
649#define PEVE0B 4
650#define PSEIE0 5
651
652#define PIFR1 _SFR_MEM8(0xA2)
653#define PEOP1 0
654#define PRN10 1
655#define PRN11 2
656#define PEV1A 3
657#define PEV1B 4
658#define PSEI1 5
659#define POAC1A 6
660#define POAC1B 7
661
662#define PIM1 _SFR_MEM8(0xA3)
663#define PEOPE1 0
664#define PEVE1A 3
665#define PEVE1B 4
666#define PSEIE1 5
667
668#define PIFR2 _SFR_MEM8(0xA4)
669#define PEOP2 0
670#define PRN20 1
671#define PRN21 2
672#define PEV2A 3
673#define PEV2B 4
674#define PSEI2 5
675#define POAC2A 6
676#define POAC2B 7
677
678#define PIM2 _SFR_MEM8(0xA5)
679#define PEOPE2 0
680#define PEVE2A 3
681#define PEVE2B 4
682#define PSEIE2 5
683
684#define DACON _SFR_MEM8(0xAA)
685#define DAEN 0
686#define DAOE 1
687#define DALA 2
688#define DATS0 4
689#define DATS1 5
690#define DATS2 6
691#define DAATE 7
692
693#define DAC _SFR_MEM16(0xAB)
694
695#define DACL _SFR_MEM8(0xAB)
696#define DACL0 0
697#define DACL1 1
698#define DACL2 2
699#define DACL3 3
700#define DACL4 4
701#define DACL5 5
702#define DACL6 6
703#define DACL7 7
704
705#define DACH _SFR_MEM8(0xAC)
706#define DACH0 0
707#define DACH1 1
708#define DACH2 2
709#define DACH3 3
710#define DACH4 4
711#define DACH5 5
712#define DACH6 6
713#define DACH7 7
714
715#define AC0CON _SFR_MEM8(0xAD)
716#define AC0M0 0
717#define AC0M1 1
718#define AC0M2 2
719#define AC0IS0 4
720#define AC0IS1 5
721#define AC0IE 6
722#define AC0EN 7
723
724#define AC1CON _SFR_MEM8(0xAE)
725#define AC1M0 0
726#define AC1M1 1
727#define AC1M2 2
728#define AC1ICE 3
729#define AC1IS0 4
730#define AC1IS1 5
731#define AC1IE 6
732#define AC1EN 7
733
734#define AC2CON _SFR_MEM8(0xAF)
735#define AC2M0 0
736#define AC2M1 1
737#define AC2M2 2
738#define AC2IS0 4
739#define AC2IS1 5
740#define AC2IE 6
741#define AC2EN 7
742
743#define UCSRA _SFR_MEM8(0xC0)
744#define MPCM 0
745#define U2X 1
746#define UPE 2
747#define DOR 3
748#define FE 4
749#define UDRE 5
750#define TXC 6
751#define RXC 7
752
753#define UCSRB _SFR_MEM8(0xC1)
754#define TXB8 0
755#define RXB8 1
756#define UCSZ2 2
757#define TXEN 3
758#define RXEN 4
759#define UDRIE 5
760#define TXCIE 6
761#define RXCIE 7
762
763#define UCSRC _SFR_MEM8(0xC2)
764#define UCPOL 0
765#define UCSZ0 1
766#define UCSZ1 2
767#define USBS 3
768#define UPM0 4
769#define UPM1 5
770#define UMSEL0 6
771
772#define UBRR _SFR_MEM16(0xC4)
773
774#define UBRRL _SFR_MEM8(0xC4)
775#define UBRR0 0
776#define UBRR1 1
777#define UBRR2 2
778#define UBRR3 3
779#define UBRR4 4
780#define UBRR5 5
781#define UBRR6 6
782#define UBRR7 7
783
784#define UBRRH _SFR_MEM8(0xC5)
785#define UBRR8 0
786#define UBRR9 1
787#define UBRR10 2
788#define UBRR11 3
789
790#define UDR _SFR_MEM8(0xC6)
791#define UDR0 0
792#define UDR1 1
793#define UDR2 2
794#define UDR3 3
795#define UDR4 4
796#define UDR5 5
797#define UDR6 6
798#define UDR7 7
799
800#define EUCSRA _SFR_MEM8(0xC8)
801#define URxS0 0
802#define URxS1 1
803#define URxS2 2
804#define URxS3 3
805#define UTxS0 4
806#define UTxS1 5
807#define UTxS2 6
808#define UTxS3 7
809
810#define EUCSRB _SFR_MEM8(0xC9)
811#define BODR 0
812#define EMCH 1
813#define EUSBS 3
814#define EUSART 4
815
816#define EUCSRC _SFR_MEM8(0xCA)
817#define STP0 0
818#define STP1 1
819#define F1617 2
820#define FEM 3
821
822#define MUBRR _SFR_MEM16(0xCC)
823
824#define MUBRRL _SFR_MEM8(0xCC)
825#define MUBRR0 0
826#define MUBRR1 1
827#define MUBRR2 2
828#define MUBRR3 3
829#define MUBRR4 4
830#define MUBRR5 5
831#define MUBRR6 6
832#define MUBRR7 7
833
834#define MUBRRH _SFR_MEM8(0xCD)
835#define MUBRR8 0
836#define MUBRR9 1
837#define MUBRR10 2
838#define MUBRR11 3
839#define MUBRR12 4
840#define MUBRR13 5
841#define MUBRR14 6
842#define MUBRR15 7
843
844#define EUDR _SFR_MEM8(0xCE)
845#define EUDR0 0
846#define EUDR1 1
847#define EUDR2 2
848#define EUDR3 3
849#define EUDR4 4
850#define EUDR5 5
851#define EUDR6 6
852#define EUDR7 7
853
854#define PSOC0 _SFR_MEM8(0xD0)
855#define POEN0A 0
856#define POEN0B 2
857#define PSYNC00 4
858#define PSYNC01 5
859
860#define OCR0SA _SFR_MEM16(0xD2)
861
862#define OCR0SAL _SFR_MEM8(0xD2)
863#define OCR0SA_0 0
864#define OCR0SA_1 1
865#define OCR0SA_2 2
866#define OCR0SA_3 3
867#define OCR0SA_4 4
868#define OCR0SA_5 5
869#define OCR0SA_6 6
870#define OCR0SA_7 7
871
872#define OCR0SAH _SFR_MEM8(0xD3)
873#define OCR0SA_8 0
874#define OCR0SA_9 1
875#define OCR0SA_00 2
876#define OCR0SA_01 3
877
878#define OCR0RA _SFR_MEM16(0xD4)
879
880#define OCR0RAL _SFR_MEM8(0xD4)
881#define OCR0RA_0 0
882#define OCR0RA_1 1
883#define OCR0RA_2 2
884#define OCR0RA_3 3
885#define OCR0RA_4 4
886#define OCR0RA_5 5
887#define OCR0RA_6 6
888#define OCR0RA_7 7
889
890#define OCR0RAH _SFR_MEM8(0xD5)
891#define OCR0RA_8 0
892#define OCR0RA_9 1
893#define OCR0RA_00 2
894#define OCR0RA_01 3
895
896#define OCR0SB _SFR_MEM16(0xD6)
897
898#define OCR0SBL _SFR_MEM8(0xD6)
899#define OCR0SB_0 0
900#define OCR0SB_1 1
901#define OCR0SB_2 2
902#define OCR0SB_3 3
903#define OCR0SB_4 4
904#define OCR0SB_5 5
905#define OCR0SB_6 6
906#define OCR0SB_7 7
907
908#define OCR0SBH _SFR_MEM8(0xD7)
909#define OCR0SB_8 0
910#define OCR0SB_9 1
911#define OCR0SB_00 2
912#define OCR0SB_01 3
913
914#define OCR0RB _SFR_MEM16(0xD8)
915
916#define OCR0RBL _SFR_MEM8(0xD8)
917#define OCR0RB_0 0
918#define OCR0RB_1 1
919#define OCR0RB_2 2
920#define OCR0RB_3 3
921#define OCR0RB_4 4
922#define OCR0RB_5 5
923#define OCR0RB_6 6
924#define OCR0RB_7 7
925
926#define OCR0RBH _SFR_MEM8(0xD9)
927#define OCR0RB_8 0
928#define OCR0RB_9 1
929#define OCR0RB_00 2
930#define OCR0RB_01 3
931#define OCR0RB_02 4
932#define OCR0RB_03 5
933#define OCR0RB_04 6
934#define OCR0RB_05 7
935
936#define PCNF0 _SFR_MEM8(0xDA)
937#define PCLKSEL0 1
938#define POP0 2
939#define PMODE00 3
940#define PMODE01 4
941#define PLOCK0 5
942#define PALOCK0 6
943#define PFIFTY0 7
944
945#define PCTL0 _SFR_MEM8(0xDB)
946#define PRUN0 0
947#define PCCYC0 1
948#define PARUN0 2
949#define PAOC0A 3
950#define PAOC0B 4
951#define PBFM0 5
952#define PPRE00 6
953#define PPRE01 7
954
955#define PFRC0A _SFR_MEM8(0xDC)
956#define PRFM0A0 0
957#define PRFM0A1 1
958#define PRFM0A2 2
959#define PRFM0A3 3
960#define PFLTE0A 4
961#define PELEV0A 5
962#define PISEL0A 6
963#define PCAE0A 7
964
965#define PFRC0B _SFR_MEM8(0xDD)
966#define PRFM0B0 0
967#define PRFM0B1 1
968#define PRFM0B2 2
969#define PRFM0B3 3
970#define PFLTE0B 4
971#define PELEV0B 5
972#define PISEL0B 6
973#define PCAE0B 7
974
975#define PICR0 _SFR_MEM16(0xDE)
976
977#define PICR0L _SFR_MEM8(0xDE)
978#define PICR0_0 0
979#define PICR0_1 1
980#define PICR0_2 2
981#define PICR0_3 3
982#define PICR0_4 4
983#define PICR0_5 5
984#define PICR0_6 6
985#define PICR0_7 7
986
987#define PICR0H _SFR_MEM8(0xDF)
988#define PICR0_8 0
989#define PICR0_9 1
990#define PICR0_10 2
991#define PICR0_11 3
992#define PCST0 7
993
994#define PSOC1 _SFR_MEM8(0xE0)
995#define POEN1A 0
996#define POEN1B 2
997#define PSYNC1_0 4
998#define PSYNC1_1 5
999
1000#define OCR1SA _SFR_MEM16(0xE2)
1001
1002#define OCR1SAL _SFR_MEM8(0xE2)
1003#define OCR1SA_0 0
1004#define OCR1SA_1 1
1005#define OCR1SA_2 2
1006#define OCR1SA_3 3
1007#define OCR1SA_4 4
1008#define OCR1SA_5 5
1009#define OCR1SA_6 6
1010#define OCR1SA_7 7
1011
1012#define OCR1SAH _SFR_MEM8(0xE3)
1013#define OCR1SA_8 0
1014#define OCR1SA_9 1
1015#define OCR1SA_10 2
1016#define OCR1SA_11 3
1017
1018#define OCR1RA _SFR_MEM16(0xE4)
1019
1020#define OCR1RAL _SFR_MEM8(0xE4)
1021#define OCR1RA_0 0
1022#define OCR1RA_1 1
1023#define OCR1RA_2 2
1024#define OCR1RA_3 3
1025#define OCR1RA_4 4
1026#define OCR1RA_5 5
1027#define OCR1RA_6 6
1028#define OCR1RA_7 7
1029
1030#define OCR1RAH _SFR_MEM8(0xE5)
1031#define OCR1RA_8 0
1032#define OCR1RA_9 1
1033#define OCR1RA_10 2
1034#define OCR1RA_11 3
1035
1036#define OCR1SB _SFR_MEM16(0xE6)
1037
1038#define OCR1SBL _SFR_MEM8(0xE6)
1039#define OCR1SB_0 0
1040#define OCR1SB_1 1
1041#define OCR1SB_2 2
1042#define OCR1SB_3 3
1043#define OCR1SB_4 4
1044#define OCR1SB_5 5
1045#define OCR1SB_6 6
1046#define OCR1SB_7 7
1047
1048#define OCR1SBH _SFR_MEM8(0xE7)
1049#define OCR1SB_8 0
1050#define OCR1SB_9 1
1051#define OCR1SB_10 2
1052#define OCR1SB_11 3
1053
1054#define OCR1RB _SFR_MEM16(0xE8)
1055
1056#define OCR1RBL _SFR_MEM8(0xE8)
1057#define OCR1RB_0 0
1058#define OCR1RB_1 1
1059#define OCR1RB_2 2
1060#define OCR1RB_3 3
1061#define OCR1RB_4 4
1062#define OCR1RB_5 5
1063#define OCR1RB_6 6
1064#define OCR1RB_7 7
1065
1066#define OCR1RBH _SFR_MEM8(0xE9)
1067#define OCR1RB_8 0
1068#define OCR1RB_9 1
1069#define OCR1RB_10 2
1070#define OCR1RB_11 3
1071#define OCR1RB_12 4
1072#define OCR1RB_13 5
1073#define OCR1RB_14 6
1074#define OCR1RB_15 7
1075
1076#define PCNF1 _SFR_MEM8(0xEA)
1077#define PCLKSEL1 1
1078#define POP1 2
1079#define PMODE10 3
1080#define PMODE11 4
1081#define PLOCK1 5
1082#define PALOCK1 6
1083#define PFIFTY1 7
1084
1085#define PCTL1 _SFR_MEM8(0xEB)
1086#define PRUN1 0
1087#define PCCYC1 1
1088#define PARUN1 2
1089#define PAOC1A 3
1090#define PAOC1B 4
1091#define PBFM1 5
1092#define PPRE10 6
1093#define PPRE11 7
1094
1095#define PFRC1A _SFR_MEM8(0xEC)
1096#define PRFM1A0 0
1097#define PRFM1A1 1
1098#define PRFM1A2 2
1099#define PRFM1A3 3
1100#define PFLTE1A 4
1101#define PELEV1A 5
1102#define PISEL1A 6
1103#define PCAE1A 7
1104
1105#define PFRC1B _SFR_MEM8(0xED)
1106#define PRFM1B0 0
1107#define PRFM1B1 1
1108#define PRFM1B2 2
1109#define PRFM1B3 3
1110#define PFLTE1B 4
1111#define PELEV1B 5
1112#define PISEL1B 6
1113#define PCAE1B 7
1114
1115#define PICR1 _SFR_MEM16(0xEE)
1116
1117#define PICR1L _SFR_MEM8(0xEE)
1118#define PICR1_0 0
1119#define PICR1_1 1
1120#define PICR1_2 2
1121#define PICR1_3 3
1122#define PICR1_4 4
1123#define PICR1_5 5
1124#define PICR1_6 6
1125#define PICR1_7 7
1126
1127#define PICR1H _SFR_MEM8(0xEF)
1128#define PICR1_8 0
1129#define PICR1_9 1
1130#define PICR1_10 2
1131#define PICR1_11 3
1132#define PCST1 7
1133
1134#define PSOC2 _SFR_MEM8(0xF0)
1135#define POEN2A 0
1136#define POEN2C 1
1137#define POEN2B 2
1138#define POEN2D 3
1139#define PSYNC2_0 4
1140#define PSYNC2_1 5
1141#define POS22 6
1142#define POS23 7
1143
1144#define POM2 _SFR_MEM8(0xF1)
1145#define POMV2A0 0
1146#define POMV2A1 1
1147#define POMV2A2 2
1148#define POMV2A3 3
1149#define POMV2B0 4
1150#define POMV2B1 5
1151#define POMV2B2 6
1152#define POMV2B3 7
1153
1154#define OCR2SA _SFR_MEM16(0xF2)
1155
1156#define OCR2SAL _SFR_MEM8(0xF2)
1157#define OCR2SA_0 0
1158#define OCR2SA_1 1
1159#define OCR2SA_2 2
1160#define OCR2SA_3 3
1161#define OCR2SA_4 4
1162#define OCR2SA_5 5
1163#define OCR2SA_6 6
1164#define OCR2SA_7 7
1165
1166#define OCR2SAH _SFR_MEM8(0xF3)
1167#define OCR2SA_8 0
1168#define OCR2SA_9 1
1169#define OCR2SA_10 2
1170#define OCR2SA_11 3
1171
1172#define OCR2RA _SFR_MEM16(0xF4)
1173
1174#define OCR2RAL _SFR_MEM8(0xF4)
1175#define OCR2RA_0 0
1176#define OCR2RA_1 1
1177#define OCR2RA_2 2
1178#define OCR2RA_3 3
1179#define OCR2RA_4 4
1180#define OCR2RA_5 5
1181#define OCR2RA_6 6
1182#define OCR2RA_7 7
1183
1184#define OCR2RAH _SFR_MEM8(0xF5)
1185#define OCR2RA_8 0
1186#define OCR2RA_9 1
1187#define OCR2RA_10 2
1188#define OCR2RA_11 3
1189
1190#define OCR2SB _SFR_MEM16(0xF6)
1191
1192#define OCR2SBL _SFR_MEM8(0xF6)
1193#define OCR2SB_0 0
1194#define OCR2SB_1 1
1195#define OCR2SB_2 2
1196#define OCR2SB_3 3
1197#define OCR2SB_4 4
1198#define OCR2SB_5 5
1199#define OCR2SB_6 6
1200#define OCR2SB_7 7
1201
1202#define OCR2SBH _SFR_MEM8(0xF7)
1203#define OCR2SB_8 0
1204#define OCR2SB_9 1
1205#define OCR2SB_10 2
1206#define OCR2SB_11 3
1207
1208#define OCR2RB _SFR_MEM16(0xF8)
1209
1210#define OCR2RBL _SFR_MEM8(0xF8)
1211#define OCR2RB_0 0
1212#define OCR2RB_1 1
1213#define OCR2RB_2 2
1214#define OCR2RB_3 3
1215#define OCR2RB_4 4
1216#define OCR2RB_5 5
1217#define OCR2RB_6 6
1218#define OCR2RB_7 7
1219
1220#define OCR2RBH _SFR_MEM8(0xF9)
1221#define OCR2RB_8 0
1222#define OCR2RB_9 1
1223#define OCR2RB_10 2
1224#define OCR2RB_11 3
1225#define OCR2RB_12 4
1226#define OCR2RB_13 5
1227#define OCR2RB_14 6
1228#define OCR2RB_15 7
1229
1230#define PCNF2 _SFR_MEM8(0xFA)
1231#define POME2 0
1232#define PCLKSEL2 1
1233#define POP2 2
1234#define PMODE20 3
1235#define PMODE21 4
1236#define PLOCK2 5
1237#define PALOCK2 6
1238#define PFIFTY2 7
1239
1240#define PCTL2 _SFR_MEM8(0xFB)
1241#define PRUN2 0
1242#define PCCYC2 1
1243#define PARUN2 2
1244#define PAOC2A 3
1245#define PAOC2B 4
1246#define PBFM2 5
1247#define PPRE20 6
1248#define PPRE21 7
1249
1250#define PFRC2A _SFR_MEM8(0xFC)
1251#define PRFM2A0 0
1252#define PRFM2A1 1
1253#define PRFM2A2 2
1254#define PRFM2A3 3
1255#define PFLTE2A 4
1256#define PELEV2A 5
1257#define PISEL2A 6
1258#define PCAE2A 7
1259
1260#define PFRC2B _SFR_MEM8(0xFD)
1261#define PRFM2B0 0
1262#define PRFM2B1 1
1263#define PRFM2B2 2
1264#define PRFM2B3 3
1265#define PFLTE2B 4
1266#define PELEV2B 5
1267#define PISEL2B 6
1268#define PCAE2B 7
1269
1270#define PICR2 _SFR_MEM16(0xFE)
1271
1272#define PICR2L _SFR_MEM8(0xFE)
1273#define PICR2_0 0
1274#define PICR2_1 1
1275#define PICR2_2 2
1276#define PICR2_3 3
1277#define PICR2_4 4
1278#define PICR2_5 5
1279#define PICR2_6 6
1280#define PICR2_7 7
1281
1282#define PICR2H _SFR_MEM8(0xFF)
1283#define PICR2_8 0
1284#define PICR2_9 1
1285#define PICR2_10 2
1286#define PICR2_11 3
1287#define PCST2 7
1288
1289
1290
1291/* Interrupt Vectors */
1292/* Interrupt vector 0 is the reset vector. */
1293#define PSC2_CAPT_vect      _VECTOR(1)   /* PSC2 Capture Event */
1294#define PSC2_EC_vect        _VECTOR(2)   /* PSC2 End Cycle */
1295#define PSC1_CAPT_vect      _VECTOR(3)   /* PSC1 Capture Event */
1296#define PSC1_EC_vect        _VECTOR(4)   /* PSC1 End Cycle */
1297#define PSC0_CAPT_vect      _VECTOR(5)   /* PSC0 Capture Event */
1298#define PSC0_EC_vect        _VECTOR(6)   /* PSC0 End Cycle */
1299#define ANALOG_COMP_0_vect  _VECTOR(7)   /* Analog Comparator 0 */
1300#define ANALOG_COMP_1_vect  _VECTOR(8)   /* Analog Comparator 1 */
1301#define ANALOG_COMP_2_vect  _VECTOR(9)   /* Analog Comparator 2 */
1302#define INT0_vect           _VECTOR(10)  /* External Interrupt Request 0 */
1303#define TIMER1_CAPT_vect    _VECTOR(11)  /* Timer/Counter1 Capture Event */
1304#define TIMER1_COMPA_vect   _VECTOR(12)  /* Timer/Counter1 Compare Match A */
1305#define TIMER1_COMPB_vect   _VECTOR(13)  /* Timer/Counter Compare Match B */
1306/* Vector 14, Reserved */
1307#define TIMER1_OVF_vect     _VECTOR(15)  /* Timer/Counter1 Overflow */
1308#define TIMER0_COMPA_vect   _VECTOR(16)  /* Timer/Counter0 Compare Match A */
1309#define TIMER0_OVF_vect     _VECTOR(17)  /* Timer/Counter0 Overflow */
1310#define ADC_vect            _VECTOR(18)  /* ADC Conversion Complete */
1311#define INT1_vect           _VECTOR(19)  /* External Interrupt Request 1 */
1312#define SPI_STC_vect        _VECTOR(20)  /* SPI Serial Transfer Complete */
1313#define USART_RX_vect       _VECTOR(21)  /* USART, Rx Complete */
1314#define USART_UDRE_vect     _VECTOR(22)  /* USART Data Register Empty */
1315#define USART_TX_vect       _VECTOR(23)  /* USART, Tx Complete */
1316#define INT2_vect           _VECTOR(24)  /* External Interrupt Request 2 */
1317#define WDT_vect            _VECTOR(25)  /* Watchdog Timeout Interrupt */
1318#define EE_READY_vect       _VECTOR(26)  /* EEPROM Ready */
1319#define TIMER0_COMPB_vect   _VECTOR(27)  /* Timer Counter 0 Compare Match B */
1320#define INT3_vect           _VECTOR(28)  /* External Interrupt Request 3 */
1321/* Vector 29, Reserved */
1322/* Vector 30, Reserved */
1323#define SPM_READY_vect      _VECTOR(31)  /* Store Program Memory Read */
1324
1325#define _VECTORS_SIZE 64
1326
1327
1328
1329/* Memory Sizes */
1330#define RAMEND         0x2FF
1331#define XRAMSIZE       0
1332#define XRAMEND        RAMEND
1333#define E2END          0x1FF
1334#define E2PAGESIZE     4
1335#define FLASHEND       0x1FFF
1336#define SPM_PAGESIZE   32
1337
1338
1339
1340/* Fuse Information */
1341
1342#define FUSE_MEMORY_SIZE 3
1343
1344/* Low Fuse Byte */
1345#define FUSE_CKSEL0  (unsigned char)~_BV(0)  /* Select Clock Source */
1346#define FUSE_CKSEL1  (unsigned char)~_BV(1)  /* Select Clock Source */
1347#define FUSE_CKSEL2  (unsigned char)~_BV(2)  /* Select Clock Source */
1348#define FUSE_CKSEL3  (unsigned char)~_BV(3)  /* Select Clock Source */
1349#define FUSE_SUT0    (unsigned char)~_BV(4)  /* Select start-up time */
1350#define FUSE_SUT1    (unsigned char)~_BV(5)  /* Select start-up time */
1351#define FUSE_CKOUT   (unsigned char)~_BV(6) /* Oscillator output option */
1352#define FUSE_CKDIV8  (unsigned char)~_BV(7)  /* Divide clock by 8 */
1353#define LFUSE_DEFAULT (FUSE_CKSEL0 & FUSE_CKSEL2 & FUSE_CKSEL3 & FUSE_SUT0 & FUSE_CKDIV8)
1354
1355
1356/* High Fuse Byte */
1357#define FUSE_BODLEVEL0 (unsigned char)~_BV(0)  /* Brown-out Detector trigger level */
1358#define FUSE_BODLEVEL1 (unsigned char)~_BV(1)  /* Brown-out Detector trigger level */
1359#define FUSE_BODLEVEL2 (unsigned char)~_BV(2)  /* Brown out detector trigger level */
1360#define FUSE_EESAVE    (unsigned char)~_BV(3)  /* EEPROM memory is preserved through chip erase */
1361#define FUSE_WDTON     (unsigned char)~_BV(4)  /* Watchdog timer always on */
1362#define FUSE_SPIEN     (unsigned char)~_BV(5)  /* Enable Serial programming and Data Downloading */
1363#define FUSE_DWEN      (unsigned char)~_BV(6)  /* debugWIRE Enable */
1364#define FUSE_RSTDISBL  (unsigned char)~_BV(7)  /* External Reset Disable */
1365#define HFUSE_DEFAULT (FUSE_SPIEN)   
1366
1367
1368/* Extended Fuse Byte */
1369#define FUSE_BOOTRST (unsigned char)~_BV(0)  /* Select Reset Vector */
1370#define FUSE_BOOTSZ0 (unsigned char)~_BV(1)  /* Select Boot Size */
1371#define FUSE_BOOTSZ1 (unsigned char)~_BV(2)  /* Select Boot Size */
1372#define FUSE_PSCRV   (unsigned char)~_BV(4)  /* PSCOUT Reset Value */
1373#define FUSE_PSC0RB  (unsigned char)~_BV(5)  /* PSC0 Reset Behaviour */
1374#define FUSE_PSC1RB  (unsigned char)~_BV(6)  /* PSC1 Reset Behaviour */
1375#define FUSE_PSC2RB  (unsigned char)~_BV(7)  /* PSC2 Reset Behaviour */
1376#define EFUSE_DEFAULT (FUSE_BOOTSZ0 & FUSE_BOOTSZ1)
1377
1378
1379/* Lock Bits */
1380#define __LOCK_BITS_EXIST
1381#define __BOOT_LOCK_BITS_0_EXIST
1382#define __BOOT_LOCK_BITS_1_EXIST
1383
1384
1385/* Signature */
1386#define SIGNATURE_0 0x1E
1387#define SIGNATURE_1 0x93
1388#define SIGNATURE_2 0x83
1389
1390
1391#endif /* _AVR_IO90PWM2B_H_ */
Note: See TracBrowser for help on using the repository browser.