source: rtems/cpukit/score/cpu/avr/avr/io4433.h @ 04a62dce

4.104.115
Last change on this file since 04a62dce was 04a62dce, checked in by Joel Sherrill <joel.sherrill@…>, on 08/06/09 at 14:52:07

2009-08-05 Josh Switnicki <josh.switnicki@…>

  • Makefile.am: added AVR specific Header files to score/cpu/avr/avr. These are from avr-libc 1.6 and assumed to exist by AVR applications.
  • preinstall.am: Regenerated.
  • Property mode set to 100644
File size: 11.0 KB
RevLine 
[04a62dce]1/* Copyright (c) 2002, Marek Michalkiewicz
2   All rights reserved.
3
4   Redistribution and use in source and binary forms, with or without
5   modification, are permitted provided that the following conditions are met:
6
7   * Redistributions of source code must retain the above copyright
8     notice, this list of conditions and the following disclaimer.
9
10   * Redistributions in binary form must reproduce the above copyright
11     notice, this list of conditions and the following disclaimer in
12     the documentation and/or other materials provided with the
13     distribution.
14
15   * Neither the name of the copyright holders nor the names of
16     contributors may be used to endorse or promote products derived
17     from this software without specific prior written permission.
18
19  THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20  AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
21  IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22  ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
23  LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24  CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25  SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26  INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27  CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28  ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29  POSSIBILITY OF SUCH DAMAGE. */
30
31/* $Id$ */
32
33/* avr/io4433.h - definitions for AT90S4433 */
34
35#ifndef _AVR_IO4433_H_
36#define _AVR_IO4433_H_ 1
37
38/* This file should only be included from <avr/io.h>, never directly. */
39
40#ifndef _AVR_IO_H_
41#  error "Include <avr/io.h> instead of this file."
42#endif
43
44#ifndef _AVR_IOXXX_H_
45#  define _AVR_IOXXX_H_ "io4433.h"
46#else
47#  error "Attempt to include more than one <avr/ioXXX.h> file."
48#endif
49
50/* I/O registers */
51
52/* UART Baud Rate Register high */
53#define UBRRH   _SFR_IO8(0x03)
54
55/* ADC Data register */
56#ifndef __ASSEMBLER__
57#define ADC     _SFR_IO16(0x04)
58#endif
59#define ADCW    _SFR_IO16(0x04)
60#define ADCL    _SFR_IO8(0x04)
61#define ADCH    _SFR_IO8(0x05)
62
63/* ADC Control and Status Register */
64#define ADCSR   _SFR_IO8(0x06)
65
66/* ADC MUX */
67#define ADMUX   _SFR_IO8(0x07)
68
69/* Analog Comparator Control and Status Register */
70#define ACSR    _SFR_IO8(0x08)
71
72/* UART Baud Rate Register */
73#define UBRR    _SFR_IO8(0x09)
74
75/* UART Control/Status Registers */
76#define UCSRB   _SFR_IO8(0x0A)
77#define UCSRA   _SFR_IO8(0x0B)
78
79/* UART I/O Data Register */
80#define UDR     _SFR_IO8(0x0C)
81
82/* SPI Control Register */
83#define SPCR    _SFR_IO8(0x0D)
84
85/* SPI Status Register */
86#define SPSR    _SFR_IO8(0x0E)
87
88/* SPI I/O Data Register */
89#define SPDR    _SFR_IO8(0x0F)
90
91/* Input Pins, Port D */
92#define PIND    _SFR_IO8(0x10)
93
94/* Data Direction Register, Port D */
95#define DDRD    _SFR_IO8(0x11)
96
97/* Data Register, Port D */
98#define PORTD   _SFR_IO8(0x12)
99
100/* Input Pins, Port C */
101#define PINC    _SFR_IO8(0x13)
102
103/* Data Direction Register, Port C */
104#define DDRC    _SFR_IO8(0x14)
105
106/* Data Register, Port C */
107#define PORTC   _SFR_IO8(0x15)
108
109/* Input Pins, Port B */
110#define PINB    _SFR_IO8(0x16)
111
112/* Data Direction Register, Port B */
113#define DDRB    _SFR_IO8(0x17)
114
115/* Data Register, Port B */
116#define PORTB   _SFR_IO8(0x18)
117
118/* EEPROM Control Register */
119#define EECR    _SFR_IO8(0x1C)
120
121/* EEPROM Data Register */
122#define EEDR    _SFR_IO8(0x1D)
123
124/* EEPROM Address Register */
125#define EEAR    _SFR_IO8(0x1E)
126#define EEARL   _SFR_IO8(0x1E)
127
128/* Watchdog Timer Control Register */
129#define WDTCR   _SFR_IO8(0x21)
130
131/* T/C 1 Input Capture Register */
132#define ICR1    _SFR_IO16(0x26)
133#define ICR1L   _SFR_IO8(0x26)
134#define ICR1H   _SFR_IO8(0x27)
135
136/* Timer/Counter1 Output Compare Register A */
137#define OCR1    _SFR_IO16(0x2A)
138#define OCR1L   _SFR_IO8(0x2A)
139#define OCR1H   _SFR_IO8(0x2B)
140
141/* Timer/Counter 1 */
142#define TCNT1   _SFR_IO16(0x2C)
143#define TCNT1L  _SFR_IO8(0x2C)
144#define TCNT1H  _SFR_IO8(0x2D)
145
146/* Timer/Counter 1 Control and Status Register */
147#define TCCR1B  _SFR_IO8(0x2E)
148
149/* Timer/Counter 1 Control Register */
150#define TCCR1A  _SFR_IO8(0x2F)
151
152/* Timer/Counter 0 */
153#define TCNT0   _SFR_IO8(0x32)
154
155/* Timer/Counter 0 Control Register */
156#define TCCR0   _SFR_IO8(0x33)
157
158/* MCU general Status Register */
159#define MCUSR   _SFR_IO8(0x34)
160
161/* MCU general Control Register */
162#define MCUCR   _SFR_IO8(0x35)
163
164/* Timer/Counter Interrupt Flag register */
165#define TIFR    _SFR_IO8(0x38)
166
167/* Timer/Counter Interrupt MaSK register */
168#define TIMSK   _SFR_IO8(0x39)
169
170/* General Interrupt Flag Register */
171#define GIFR    _SFR_IO8(0x3A)
172
173/* General Interrupt MaSK register */
174#define GIMSK   _SFR_IO8(0x3B)
175
176/* 0x3D..0x3E SP */
177
178/* 0x3F SREG */
179
180/* Interrupt vectors */
181
182/* External Interrupt 0 */
183#define INT0_vect                       _VECTOR(1)
184#define SIG_INTERRUPT0                  _VECTOR(1)
185
186/* External Interrupt 1 */
187#define INT1_vect                       _VECTOR(2)
188#define SIG_INTERRUPT1                  _VECTOR(2)
189
190/* Timer/Counter Capture Event */
191#define TIMER1_CAPT_vect                _VECTOR(3)
192#define SIG_INPUT_CAPTURE1              _VECTOR(3)
193
194/* Timer/Counter1 Compare Match */
195#define TIMER1_COMP_vect                _VECTOR(4)
196#define SIG_OUTPUT_COMPARE1A            _VECTOR(4)
197
198/* Timer/Counter1 Overflow */
199#define TIMER1_OVF_vect                 _VECTOR(5)
200#define SIG_OVERFLOW1                   _VECTOR(5)
201
202/* Timer/Counter0 Overflow */
203#define TIMER0_OVF_vect                 _VECTOR(6)
204#define SIG_OVERFLOW0                   _VECTOR(6)
205
206/* Serial Transfer Complete */
207#define SPI_STC_vect                    _VECTOR(7)
208#define SIG_SPI                         _VECTOR(7)
209
210/* UART, Rx Complete */
211#define UART_RX_vect                    _VECTOR(8)
212#define SIG_UART_RECV                   _VECTOR(8)
213
214/* UART Data Register Empty */
215#define UART_UDRE_vect                  _VECTOR(9)
216#define SIG_UART_DATA                   _VECTOR(9)
217
218/* UART, Tx Complete */
219#define UART_TX_vect                    _VECTOR(10)
220#define SIG_UART_TRANS                  _VECTOR(10)
221
222/* ADC Conversion Complete */
223#define ADC_vect                        _VECTOR(11)
224#define SIG_ADC                         _VECTOR(11)
225
226/* EEPROM Ready */
227#define EE_RDY_vect                     _VECTOR(12)
228#define SIG_EEPROM_READY                _VECTOR(12)
229
230/* Analog Comparator */
231#define ANA_COMP_vect                   _VECTOR(13)
232#define SIG_COMPARATOR                  _VECTOR(13)
233
234#define _VECTORS_SIZE 28
235
236/*
237   The Register Bit names are represented by their bit number (0-7).
238*/
239
240/* MCU general Status Register */
241#define    WDRF        3
242#define    BORF        2
243#define    EXTRF       1
244#define    PORF        0
245
246/* General Interrupt MaSK register */
247#define    INT1        7
248#define    INT0        6
249
250/* General Interrupt Flag Register */
251#define    INTF1       7
252#define    INTF0       6
253
254/* Timer/Counter Interrupt MaSK register */
255#define    TOIE1       7
256#define    OCIE1       6
257#define    TICIE1      3
258#define    TOIE0       1
259
260/* Timer/Counter Interrupt Flag register */
261#define    TOV1         7
262#define    OCF1         6
263#define    ICF1         3
264#define    TOV0         1
265
266/* MCU general Control Register */
267#define    SE           5
268#define    SM           4
269#define    ISC11        3
270#define    ISC10        2
271#define    ISC01        1
272#define    ISC00        0
273
274/* Timer/Counter 0 Control Register */
275#define    CS02         2
276#define    CS01         1
277#define    CS00         0
278
279/* Timer/Counter 1 Control Register */
280#define    COM11        7
281#define    COM10        6
282#define    PWM11        1
283#define    PWM10        0
284
285/* Timer/Counter 1 Control and Status Register */
286#define    ICNC1        7
287#define    ICES1        6
288#define    CTC1         3
289#define    CS12         2
290#define    CS11         1
291#define    CS10         0
292
293/* Watchdog Timer Control Register */
294#define    WDTOE        4
295#define    WDE          3
296#define    WDP2         2
297#define    WDP1         1
298#define    WDP0         0
299
300/* SPI Control Register */
301#define    SPIE       7
302#define    SPE        6
303#define    DORD       5
304#define    MSTR       4
305#define    CPOL       3
306#define    CPHA       2
307#define    SPR1       1
308#define    SPR0       0
309
310/* SPI Status Register */
311#define    SPIF       7
312#define    WCOL       6
313
314/* UART Status Register */
315#define    RXC        7
316#define    TXC        6
317#define    UDRE       5
318#define    FE         4
319#define    DOR        3
320#define    MPCM       0
321
322/* UART Control Register */
323#define    RXCIE      7
324#define    TXCIE      6
325#define    UDRIE      5
326#define    RXEN       4
327#define    TXEN       3
328#define    CHR9       2
329#define    RXB8       1
330#define    TXB8       0
331
332/* Analog Comparator Control and Status Register */
333#define    ACD        7
334#define    AINBG      6
335#define    ACO        5
336#define    ACI        4
337#define    ACIE       3
338#define    ACIC       2
339#define    ACIS1      1
340#define    ACIS0      0
341
342/* ADC MUX */
343#define    ACDBG      6
344#define    MUX2       2
345#define    MUX1       1
346#define    MUX0       0
347
348/* ADC Control and Status Register */
349#define    ADEN       7
350#define    ADSC       6
351#define    ADFR       5
352#define    ADIF       4
353#define    ADIE       3
354#define    ADPS2      2
355#define    ADPS1      1
356#define    ADPS0      0
357
358/* Data Register, Port B */
359#define    PB5      5
360#define    PB4      4
361#define    PB3      3
362#define    PB2      2
363#define    PB1      1
364#define    PB0      0
365
366/* Data Direction Register, Port B */
367#define    DDB5     5
368#define    DDB4     4
369#define    DDB3     3
370#define    DDB2     2
371#define    DDB1     1
372#define    DDB0     0
373
374/* Input Pins, Port B */
375#define    PINB5    5
376#define    PINB4    4
377#define    PINB3    3
378#define    PINB2    2
379#define    PINB1    1
380#define    PINB0    0
381
382/* Data Register, Port C */
383#define    PC5      5
384#define    PC4      4
385#define    PC3      3
386#define    PC2      2
387#define    PC1      1
388#define    PC0      0
389
390/* Data Direction Register, Port C */
391#define    DDC5     5
392#define    DDC4     4
393#define    DDC3     3
394#define    DDC2     2
395#define    DDC1     1
396#define    DDC0     0
397
398/* Input Pins, Port C */
399#define    PINC5    5
400#define    PINC4    4
401#define    PINC3    3
402#define    PINC2    2
403#define    PINC1    1
404#define    PINC0    0
405
406/* Data Register, Port D */
407#define    PD7      7
408#define    PD6      6
409#define    PD5      5
410#define    PD4      4
411#define    PD3      3
412#define    PD2      2
413#define    PD1      1
414#define    PD0      0
415
416/* Data Direction Register, Port D */
417#define    DDD7     7
418#define    DDD6     6
419#define    DDD5     5
420#define    DDD4     4
421#define    DDD3     3
422#define    DDD2     2
423#define    DDD1     1
424#define    DDD0     0
425
426/* Input Pins, Port D */
427#define    PIND7     7
428#define    PIND6     6
429#define    PIND5     5
430#define    PIND4     4
431#define    PIND3     3
432#define    PIND2     2
433#define    PIND1     1
434#define    PIND0     0
435
436/* EEPROM Control Register */
437#define    EERIE     3
438#define    EEMWE     2
439#define    EEWE      1
440#define    EERE      0
441
442/* Constants */
443#define RAMEND     0xDF    /*Last On-Chip SRAM location*/
444#define XRAMEND    RAMEND
445#define E2END      0xFF
446#define E2PAGESIZE 0
447#define FLASHEND   0xFFF
448
449
450/* Fuses */
451#define FUSE_MEMORY_SIZE 1
452
453/* Low Fuse Byte */
454#define FUSE_CKSEL0 (unsigned char)~_BV(0)
455#define FUSE_CKSEL1 (unsigned char)~_BV(1)
456#define FUSE_CKSEL2 (unsigned char)~_BV(2)
457#define FUSE_BODEN (unsigned char)~_BV(3)
458#define FUSE_BODLEVEL (unsigned char)~_BV(4)
459#define FUSE_SPIEN (unsigned char)~_BV(5)
460#define LFUSE_DEFAULT (0xFF)
461
462
463/* Lock Bits */
464#define __LOCK_BITS_EXIST
465
466
467/* Signature */
468#define SIGNATURE_0 0x1E
469#define SIGNATURE_1 0x92
470#define SIGNATURE_2 0x03
471
472
473#endif /* _AVR_IO4433_H_ */
Note: See TracBrowser for help on using the repository browser.