source: rtems/c/src/lib/libcpu/powerpc/new-exceptions/bspsupport/vectors.h @ 33cb8bf

4.115
Last change on this file since 33cb8bf was 33cb8bf, checked in by Sebastian Huber <sebastian.huber@…>, on 02/17/14 at 10:40:18

score: Add RTEMS_FATAL_SOURCE_BSP

Merge RTEMS_FATAL_SOURCE_BSP_GENERIC and RTEMS_FATAL_SOURCE_BSP_SPECIFIC
into new fatal source RTEMS_FATAL_SOURCE_BSP. This makes it easier to
figure out the code position given a fatal source and code.

  • Property mode set to 100644
File size: 15.7 KB
Line 
1/**
2 * @file
3 *
4 * @ingroup ppc_exc
5 * @ingroup ppc_exc_frame
6 *
7 * @brief PowerPC Exceptions API.
8 */
9
10/*
11 * Copyright (C) 1999 Eric Valette (valette@crf.canon.fr)
12 *                    Canon Centre Recherche France.
13 *
14 * Copyright (C) 2007 Till Straumann <strauman@slac.stanford.edu>
15 *
16 * Copyright (C) 2009 embedded brains GmbH.
17 *
18 * Enhanced by Jay Kulpinski <jskulpin@eng01.gdds.com>
19 * to support 603, 603e, 604, 604e exceptions
20 *
21 * Moved to "libcpu/powerpc/new-exceptions" and consolidated
22 * by Thomas Doerfler <Thomas.Doerfler@embedded-brains.de>
23 * to be common for all PPCs with new exceptions.
24 *
25 * Derived from file "libcpu/powerpc/new-exceptions/raw_exception.h".
26 * Derived from file "libcpu/powerpc/new-exceptions/bspsupport/ppc_exc_bspsupp.h".
27 *
28 * The license and distribution terms for this file may be
29 * found in the file LICENSE in this distribution or at
30 * http://www.rtems.com/license/LICENSE.
31 */
32
33/* DO NOT INTRODUCE #ifdef <cpu_flavor> in this file */
34
35#ifndef LIBCPU_VECTORS_H
36#define LIBCPU_VECTORS_H
37
38#include <bspopts.h>
39
40#include <libcpu/powerpc-utility.h>
41
42#ifdef __cplusplus
43extern "C" {
44#endif
45
46/**
47 * @defgroup ppc_exc PowerPC Exceptions
48 *
49 * @brief XXX
50 *
51 * @{
52 */
53
54#define ASM_RESET_VECTOR                     0x01
55#define ASM_MACH_VECTOR                      0x02
56#define ASM_PROT_VECTOR                      0x03
57#define ASM_ISI_VECTOR                       0x04
58#define ASM_EXT_VECTOR                       0x05
59#define ASM_ALIGN_VECTOR                     0x06
60#define ASM_PROG_VECTOR                      0x07
61#define ASM_FLOAT_VECTOR                     0x08
62#define ASM_DEC_VECTOR                       0x09
63#define ASM_SYS_VECTOR                       0x0C
64#define ASM_TRACE_VECTOR                     0x0D
65
66#define ASM_PPC405_APU_UNAVAIL_VECTOR        ASM_60X_VEC_ASSIST_VECTOR
67
68#define ASM_8XX_FLOATASSIST_VECTOR           0x0E
69#define ASM_8XX_SOFTEMUL_VECTOR              0x10
70#define ASM_8XX_ITLBMISS_VECTOR              0x11
71#define ASM_8XX_DTLBMISS_VECTOR              0x12
72#define ASM_8XX_ITLBERROR_VECTOR             0x13
73#define ASM_8XX_DTLBERROR_VECTOR             0x14
74#define ASM_8XX_DBREAK_VECTOR                0x1C
75#define ASM_8XX_IBREAK_VECTOR                0x1D
76#define ASM_8XX_PERIFBREAK_VECTOR            0x1E
77#define ASM_8XX_DEVPORT_VECTOR               0x1F
78
79#define ASM_5XX_FLOATASSIST_VECTOR           0x0E
80#define ASM_5XX_SOFTEMUL_VECTOR              0x10
81#define ASM_5XX_IPROT_VECTOR                 0x13
82#define ASM_5XX_DPROT_VECTOR                 0x14
83#define ASM_5XX_DBREAK_VECTOR                0x1C
84#define ASM_5XX_IBREAK_VECTOR                0x1D
85#define ASM_5XX_MEBREAK_VECTOR               0x1E
86#define ASM_5XX_NMEBREAK_VECTOR              0x1F
87
88#define ASM_60X_VEC_VECTOR                   0x0A
89#define ASM_60X_PERFMON_VECTOR               0x0F
90#define ASM_60X_IMISS_VECTOR                 0x10
91#define ASM_60X_DLMISS_VECTOR                0x11
92#define ASM_60X_DSMISS_VECTOR                0x12
93#define ASM_60X_ADDR_VECTOR                  0x13
94#define ASM_60X_SYSMGMT_VECTOR               0x14
95#define ASM_60X_VEC_ASSIST_VECTOR            0x16
96#define ASM_60X_ITM_VECTOR                   0x17
97
98/* Book E */
99#define ASM_BOOKE_CRIT_VECTOR                0x01
100/* We could use the std. decrementer vector # on bookE, too,
101 * but the bookE decrementer has slightly different semantics
102 * so we use a different vector (which happens to be
103 * the PIT vector on the 405 which is like the booke decrementer)
104 */
105#define ASM_BOOKE_DEC_VECTOR                 0x10
106#define ASM_BOOKE_ITLBMISS_VECTOR            0x11
107#define ASM_BOOKE_DTLBMISS_VECTOR            0x12
108#define ASM_BOOKE_FIT_VECTOR                 0x13
109#define ASM_BOOKE_WDOG_VECTOR                0x14
110#define ASM_BOOKE_APU_VECTOR                 0x18
111#define ASM_BOOKE_DEBUG_VECTOR               ASM_TRACE_VECTOR
112
113/* e200 and e500 */
114#define ASM_E500_SPE_UNAVAILABLE_VECTOR      ASM_60X_VEC_VECTOR
115#define ASM_E500_EMB_FP_DATA_VECTOR          0x19
116#define ASM_E500_EMB_FP_ROUND_VECTOR         0x1A
117#define ASM_E500_PERFMON_VECTOR              ASM_60X_PERFMON_VECTOR
118
119/* e300 */
120#define ASM_E300_CRIT_VECTOR                 0x0A
121#define ASM_E300_PERFMON_VECTOR              ASM_60X_PERFMON_VECTOR
122#define ASM_E300_IMISS_VECTOR                ASM_60X_IMISS_VECTOR  /* Special case: Shadowed GPRs */
123#define ASM_E300_DLMISS_VECTOR               ASM_60X_DLMISS_VECTOR /* Special case: Shadowed GPRs */
124#define ASM_E300_DSMISS_VECTOR               ASM_60X_DSMISS_VECTOR /* Special case: Shadowed GPRs */
125#define ASM_E300_ADDR_VECTOR                 ASM_60X_ADDR_VECTOR
126#define ASM_E300_SYSMGMT_VECTOR              ASM_60X_SYSMGMT_VECTOR
127
128/*
129 * If you change that number make sure to adjust the wrapper code in ppc_exc.S
130 * and that ppc_exc_handler_table will be correctly initialized.
131 */
132#define LAST_VALID_EXC                       0x1F
133
134/* DO NOT USE -- this symbol is DEPRECATED
135 * (only used by libbsp/shared/vectors/vectors.S
136 * which should not be used by new BSPs).
137 */
138#define ASM_60X_VEC_VECTOR_OFFSET            0xf20
139
140#define ASM_PPC405_FIT_VECTOR_OFFSET         0x1010
141#define ASM_PPC405_WDOG_VECTOR_OFFSET        0x1020
142#define ASM_PPC405_TRACE_VECTOR_OFFSET       0x2000
143
144/** @} */
145
146#ifndef __SPE__
147  #define PPC_EXC_GPR_OFFSET(gpr) ((gpr) * PPC_GPR_SIZE + 36)
148  #define PPC_EXC_VECTOR_PROLOGUE_OFFSET PPC_EXC_GPR_OFFSET(4)
149  #define PPC_EXC_MINIMAL_FRAME_SIZE 96
150  #define PPC_EXC_FRAME_SIZE 176
151#else
152  #define PPC_EXC_SPEFSCR_OFFSET 36
153  #define PPC_EXC_ACC_OFFSET 40
154  #define PPC_EXC_GPR_OFFSET(gpr) ((gpr) * PPC_GPR_SIZE + 48)
155  #define PPC_EXC_VECTOR_PROLOGUE_OFFSET (PPC_EXC_GPR_OFFSET(4) + 4)
156  #define PPC_EXC_MINIMAL_FRAME_SIZE 160
157  #define PPC_EXC_FRAME_SIZE 320
158#endif
159
160/**
161 * @defgroup ppc_exc_frame PowerPC Exception Frame
162 *
163 * @brief XXX
164 *
165 * @{
166 */
167
168/*
169 * The callee (high level exception code written in C)
170 * will store the Link Registers (return address) at entry r1 + 4 !!!.
171 * So let room for it!!!.
172 */
173#define LINK_REGISTER_CALLEE_UPDATE_ROOM 4
174
175#define SRR0_FRAME_OFFSET 8
176#define SRR1_FRAME_OFFSET 12
177#define EXCEPTION_NUMBER_OFFSET 16
178#define EXC_CR_OFFSET 20
179#define EXC_CTR_OFFSET 24
180#define EXC_XER_OFFSET 28
181#define EXC_LR_OFFSET 32
182#define GPR0_OFFSET PPC_EXC_GPR_OFFSET(0)
183#define GPR1_OFFSET PPC_EXC_GPR_OFFSET(1)
184#define GPR2_OFFSET PPC_EXC_GPR_OFFSET(2)
185#define GPR3_OFFSET PPC_EXC_GPR_OFFSET(3)
186#define GPR4_OFFSET PPC_EXC_GPR_OFFSET(4)
187#define GPR5_OFFSET PPC_EXC_GPR_OFFSET(5)
188#define GPR6_OFFSET PPC_EXC_GPR_OFFSET(6)
189#define GPR7_OFFSET PPC_EXC_GPR_OFFSET(7)
190#define GPR8_OFFSET PPC_EXC_GPR_OFFSET(8)
191#define GPR9_OFFSET PPC_EXC_GPR_OFFSET(9)
192#define GPR10_OFFSET PPC_EXC_GPR_OFFSET(10)
193#define GPR11_OFFSET PPC_EXC_GPR_OFFSET(11)
194#define GPR12_OFFSET PPC_EXC_GPR_OFFSET(12)
195#define GPR13_OFFSET PPC_EXC_GPR_OFFSET(13)
196#define GPR14_OFFSET PPC_EXC_GPR_OFFSET(14)
197#define GPR15_OFFSET PPC_EXC_GPR_OFFSET(15)
198#define GPR16_OFFSET PPC_EXC_GPR_OFFSET(16)
199#define GPR17_OFFSET PPC_EXC_GPR_OFFSET(17)
200#define GPR18_OFFSET PPC_EXC_GPR_OFFSET(18)
201#define GPR19_OFFSET PPC_EXC_GPR_OFFSET(19)
202#define GPR20_OFFSET PPC_EXC_GPR_OFFSET(20)
203#define GPR21_OFFSET PPC_EXC_GPR_OFFSET(21)
204#define GPR22_OFFSET PPC_EXC_GPR_OFFSET(22)
205#define GPR23_OFFSET PPC_EXC_GPR_OFFSET(23)
206#define GPR24_OFFSET PPC_EXC_GPR_OFFSET(24)
207#define GPR25_OFFSET PPC_EXC_GPR_OFFSET(25)
208#define GPR26_OFFSET PPC_EXC_GPR_OFFSET(26)
209#define GPR27_OFFSET PPC_EXC_GPR_OFFSET(27)
210#define GPR28_OFFSET PPC_EXC_GPR_OFFSET(28)
211#define GPR29_OFFSET PPC_EXC_GPR_OFFSET(29)
212#define GPR30_OFFSET PPC_EXC_GPR_OFFSET(30)
213#define GPR31_OFFSET PPC_EXC_GPR_OFFSET(31)
214
215#define EXC_GENERIC_SIZE PPC_EXC_FRAME_SIZE
216
217#ifdef __ALTIVEC__
218#define EXC_VEC_OFFSET EXC_GENERIC_SIZE
219#ifndef PPC_CACHE_ALIGNMENT
220#error "Missing include file!"
221#endif
222/*   20 volatile registers
223 * + cache-aligned area for vcsr, vrsave
224 * + area for alignment
225 */
226#define EXC_VEC_SIZE   (16*20 + 2*PPC_CACHE_ALIGNMENT)
227#else
228#define EXC_VEC_SIZE   (0)
229#endif
230
231/* Exception stack frame -> BSP_Exception_frame */
232#define FRAME_LINK_SPACE 8
233
234/*
235 * maintain the EABI requested 8 bytes aligment
236 * As SVR4 ABI requires 16, make it 16 (as some
237 * exception may need more registers to be processed...)
238 */
239#define EXCEPTION_FRAME_END (EXC_GENERIC_SIZE + EXC_VEC_SIZE)
240
241/** @} */
242
243#ifndef ASM
244
245/**
246 * @ingroup ppc_exc_frame
247 *
248 * @{
249 */
250
251typedef CPU_Exception_frame BSP_Exception_frame;
252
253/** @} */
254
255/**
256 * @ingroup ppc_exc
257 *
258 * @{
259 */
260
261/**
262 * @brief Global exception handler type.
263 */
264typedef void (*exception_handler_t)(BSP_Exception_frame*);
265
266/**
267 * @brief Default global exception handler.
268 */
269void C_exception_handler(BSP_Exception_frame* excPtr);
270
271void BSP_printStackTrace(const BSP_Exception_frame *excPtr);
272
273/**
274 * @brief Exception categories.
275 *
276 * Exceptions of different categories use different SRR registers to save the
277 * machine state and do different things in the prologue and epilogue.
278 *
279 * For now, the CPU descriptions assume this fits into 8 bits.
280 */
281typedef enum {
282  PPC_EXC_INVALID = 0,
283  PPC_EXC_ASYNC = 1,
284  PPC_EXC_CLASSIC = 2,
285  PPC_EXC_CLASSIC_ASYNC = PPC_EXC_CLASSIC | PPC_EXC_ASYNC,
286  PPC_EXC_405_CRITICAL = 4,
287  PPC_EXC_405_CRITICAL_ASYNC = PPC_EXC_405_CRITICAL | PPC_EXC_ASYNC,
288  PPC_EXC_BOOKE_CRITICAL = 6,
289  PPC_EXC_BOOKE_CRITICAL_ASYNC = PPC_EXC_BOOKE_CRITICAL | PPC_EXC_ASYNC,
290  PPC_EXC_E500_MACHCHK  = 8,
291  PPC_EXC_E500_MACHCHK_ASYNC = PPC_EXC_E500_MACHCHK | PPC_EXC_ASYNC,
292  PPC_EXC_NAKED = 10
293} ppc_exc_category;
294
295/**
296 * @brief Categorie set type.
297 */
298typedef uint8_t ppc_exc_categories [LAST_VALID_EXC + 1];
299
300static inline bool ppc_exc_is_valid_category(ppc_exc_category category)
301{
302  return (unsigned) category <= (unsigned) PPC_EXC_NAKED;
303}
304
305/**
306 * @brief Returns the entry address of the vector.
307 *
308 * @param[in] vector The vector number.
309 * @param[in] vector_base The vector table base address.
310 */
311void *ppc_exc_vector_address(unsigned vector, void *vector_base);
312
313/**
314 * @brief Returns the category set for a CPU of type @a cpu, or @c NULL if
315 * there is no category set available for this CPU.
316 */
317const ppc_exc_categories *ppc_exc_categories_for_cpu(ppc_cpu_id_t cpu);
318
319/**
320 * @brief Returns the category set for the current CPU, or @c NULL if there is
321 * no category set available for this CPU.
322 */
323static inline const ppc_exc_categories *ppc_exc_current_categories(void)
324{
325  return ppc_exc_categories_for_cpu(ppc_cpu_current());
326}
327
328/**
329 * @brief Returns the category for the vector @a vector using the category set
330 * @a categories.
331 */
332ppc_exc_category ppc_exc_category_for_vector(
333  const ppc_exc_categories *categories,
334  unsigned vector
335);
336
337/**
338 * @brief Makes a minimal prologue for the vector @a vector with the category
339 * @a category.
340 *
341 * The minimal prologue will be copied to @a prologue.  Not more than
342 * @a prologue_size bytes will be copied.  Returns the actual minimal prologue
343 * size in bytes in @a prologue_size.
344 *
345 * @retval RTEMS_SUCCESSFUL Minimal prologue successfully made.
346 * @retval RTEMS_INVALID_ID Invalid vector number.
347 * @retval RTEMS_INVALID_NUMBER Invalid category.
348 * @retval RTEMS_INVALID_SIZE Prologue size to small.
349 */
350rtems_status_code ppc_exc_make_prologue(
351  unsigned vector,
352  void *vector_base,
353  ppc_exc_category category,
354  uint32_t *prologue,
355  size_t *prologue_size
356);
357
358/**
359 * @brief Initializes the exception handling.
360 *
361 * @see ppc_exc_initialize().
362 */
363void ppc_exc_initialize_with_vector_base(
364  uintptr_t interrupt_stack_begin,
365  uintptr_t interrupt_stack_size,
366  void *vector_base
367);
368
369/**
370 * @brief Initializes the exception handling.
371 *
372 * If the initialization fails, then this is a fatal error.  The fatal error
373 * source is RTEMS_FATAL_SOURCE_BSP and the fatal error code is
374 * PPC_FATAL_EXCEPTION_INITIALIZATION.
375 *
376 * Possible error reasons are
377 * - no category set available for the current CPU,
378 * - the register r13 does not point to the small data area anchor required by
379 *   SVR4/EABI, or
380 * - the minimal prologue creation failed.
381 */
382static inline void ppc_exc_initialize(
383  uintptr_t interrupt_stack_begin,
384  uintptr_t interrupt_stack_size
385)
386{
387  ppc_exc_initialize_with_vector_base(
388    interrupt_stack_begin,
389    interrupt_stack_size,
390    NULL
391  );
392}
393
394/**
395 * @brief High-level exception handler type.
396 *
397 * @retval 0 The exception was handled and normal execution may resume.
398 * @retval -1 Reject the exception resulting in a call of the global exception
399 * handler.
400 * @retval other Reserved, do not use.
401 */
402typedef int (*ppc_exc_handler_t)(BSP_Exception_frame *f, unsigned vector);
403
404/**
405 * @brief Default high-level exception handler.
406 *
407 * @retval -1 Always.
408 */
409int ppc_exc_handler_default(BSP_Exception_frame *f, unsigned int vector);
410
411#ifndef PPC_EXC_CONFIG_BOOKE_ONLY
412
413/**
414 * @brief Bits for MSR update.
415 *
416 * Bits in MSR that are enabled during execution of exception handlers / ISRs
417 * (on classic PPC these are DR/IR/RI [default], on bookE-style CPUs they should
418 * be set to 0 during initialization)
419 *
420 * By default, the setting of these bits that is in effect when exception
421 * handling is initialized is used.
422 */
423extern uint32_t ppc_exc_msr_bits;
424
425#endif /* PPC_EXC_CONFIG_BOOKE_ONLY */
426
427/**
428 * @brief Cache write back check flag.
429 *
430 * (See README under CAVEATS). During initialization
431 * a check is performed to assert that write-back
432 * caching is enabled for memory accesses. If a BSP
433 * runs entirely without any caching then it should
434 * set this variable to zero prior to initializing
435 * exceptions in order to skip the test.
436 * NOTE: The code does NOT support mapping memory
437 *       with cache-attributes other than write-back
438 *       (unless the entire cache is physically disabled)
439 */
440extern uint32_t ppc_exc_cache_wb_check;
441
442#ifndef PPC_EXC_CONFIG_USE_FIXED_HANDLER
443  /**
444   * @brief High-level exception handler table.
445   */
446  extern ppc_exc_handler_t ppc_exc_handler_table [LAST_VALID_EXC + 1];
447
448  /**
449   * @brief Global exception handler.
450   */
451  extern exception_handler_t globalExceptHdl;
452#else /* PPC_EXC_CONFIG_USE_FIXED_HANDLER */
453  /**
454   * @brief High-level exception handler table.
455   */
456  extern const ppc_exc_handler_t ppc_exc_handler_table [LAST_VALID_EXC + 1];
457
458  /**
459   * @brief Interrupt dispatch routine provided by BSP.
460   */
461  void bsp_interrupt_dispatch(void);
462#endif /* PPC_EXC_CONFIG_USE_FIXED_HANDLER */
463
464/**
465 * @brief Set high-level exception handler.
466 *
467 * Hook C exception handlers.
468 *  - handlers for asynchronous exceptions run on the ISR stack
469 *    with thread-dispatching disabled.
470 *  - handlers for synchronous exceptions run on the task stack
471 *    with thread-dispatching enabled.
472 *
473 * If a particular slot is NULL then the traditional 'globalExcHdl' is used.
474 *
475 * ppc_exc_set_handler() registers a handler (returning 0 on success,
476 * -1 if the vector argument is too big).
477 *
478 * It is legal to set a NULL handler. This leads to the globalExcHdl
479 * being called if an exception for 'vector' occurs.
480 *
481 * @retval RTEMS_SUCCESSFUL Successful operation.
482 * @retval RTEMS_INVALID_ID Invalid vector number.
483 * @retval RTEMS_RESOURCE_IN_USE Handler table is read-only and handler does
484 * not match.
485 */
486rtems_status_code ppc_exc_set_handler(unsigned vector, ppc_exc_handler_t hdl);
487
488/**
489 * @brief Returns the currently active high-level exception handler.
490 */
491ppc_exc_handler_t ppc_exc_get_handler(unsigned vector);
492
493/**
494 * @brief Function for DAR access.
495 *
496 * CPU support may store the address of a function here
497 * that can be used by the default exception handler to
498 * obtain fault-address info which is helpful. Unfortunately,
499 * the SPR holding this information is not uniform
500 * across PPC families so we need assistance from
501 * CPU support
502 */
503extern uint32_t (*ppc_exc_get_DAR)(void);
504
505void
506ppc_exc_wrapup(BSP_Exception_frame *f);
507
508/**
509 * @brief Standard aligment handler.
510 *
511 * @retval 0 Performed a dcbz instruction.
512 * @retval -1 Otherwise.
513 */
514int ppc_exc_alignment_handler(BSP_Exception_frame *frame, unsigned excNum);
515
516/** @} */
517
518/*
519 * Compatibility with pc386
520 */
521typedef exception_handler_t cpuExcHandlerType;
522
523#endif /* ASM */
524
525#ifdef __cplusplus
526}
527#endif
528
529#endif /* LIBCPU_VECTORS_H */
Note: See TracBrowser for help on using the repository browser.