source: rtems/c/src/lib/libbsp/powerpc/motorola_powerpc/openpic/openpic.c @ ba46ffa6

4.104.114.84.95
Last change on this file since ba46ffa6 was ba46ffa6, checked in by Joel Sherrill <joel.sherrill@…>, on 06/14/99 at 16:51:13

This is a large patch from Eric Valette <valette@…> that was
described in the message following this paragraph. This patch also includes
a mcp750 BSP.

From valette@… Mon Jun 14 10:03:08 1999
Date: Tue, 18 May 1999 01:30:14 +0200 (CEST)
From: VALETTE Eric <valette@…>
To: joel@…
Cc: raguet@…, rtems-snapshots@…, valette@…
Subject: Questions/Suggestion? regarding RTEMS PowerPC code (long)

Dear knowledgeable RTEMS powerpc users,

As some of you may know, I'm currently finalizing a port
of RTEMS on a MCP750 Motorola board. I have done most
of it but have some questions to ask before submitting
the port.

In order to understand some of the changes I have made
or would like to make, maybe it is worth describing the
MCP750 Motorola board.

the MCP750 is a COMPACT PCI powerpc board with :

1) a MPC750 233 MHz processor,
2) a raven bus bridge/PCI controller that
implement an OPENPIC compliant interrupt controller,
3) a VIA 82C586 PCI/ISA bridge that offers a PC
compliant IO for keyboard, serial line, IDE, and
the well known PC 8259 cascaded PIC interrupt
architecture model,
4) a DEC 21140 Ethernet controller,
5) the PPCBUG Motorola firmware in flash,
6) A DEC PCI bridge,

This architecture is common to most Motorola 60x/7xx
board except that :

1) on VME board, the DEC PCI bridge is replaced by
a VME chipset,
2) the VIA 82C586 PCI/ISA bridge is replaced by
another bridge that is almost fully compatible
with the via bridge...

So the port should be a rather close basis for many
60x/7xx motorola board...

On this board, I already have ported Linux 2.2.3 and
use it both as a development and target board.

Now the questions/suggestions I have :

1) EXCEPTION CODE


As far as I know exceptions on PPC are handled like
interrupts. I dislike this very much as :

a) Except for the decrementer exception (and
maybe some other on mpc8xx), exceptions are
not recoverable and the handler just need to print
the full context and go to the firmware or debugger...
b) The interrupt switch is only necessary for the
decrementer and external interrupt (at least on
6xx,7xx).
c) The full context for exception is never saved and
thus cannot be used by debugger... I do understand
the most important for interrupts low level code
is to save the minimal context enabling to call C
code for performance reasons. On non recoverable
exception on the other hand, the most important is
to save the maximum information concerning proc status
in order to analyze the reason of the fault. At
least we will need this in order to implement the
port of RGDB on PPC

==> I wrote an API for connecting raw exceptions (and thus
raw interrupts) for mpc750. It should be valid for most
powerpc processors... I hope to find a way to make this coexist
with actual code layout. The code is actually located
in lib/libcpu/powerpc/mpc750 and is thus optional
(provided I write my own version of exec/score/cpu/powerpc/cpu.c ...)

See remark about files/directory layout organization in 4)

2) Current Implementation of ISR low level code


I do not understand why the MSR EE flags is cleared
again in exec/score/cpu/powerpc/irq_stubs.S

#if (PPC_USE_SPRG)

mfmsr r5
mfspr r6, sprg2

#else

lwz r6,msr_initial(r11)
lis r5,~PPC_MSR_DISABLE_MASK@ha
ori r5,r5,~PPC_MSR_DISABLE_MASK@l
and r6,r6,r5
mfmsr r5

#endif

Reading the doc, when a decrementer interrupt or an
external interrupt is active, the MSR EE flag is already
cleared. BTW if exception/interrupt could occur, it would
trash SRR0 and SRR1. In fact the code may be useful to set
MSR[RI] that re-enables exception processing. BTW I will need
to set other value in MSR to handle interrupts :

a) I want the MSR[IR] and MSR[DR] to be set for
performance reasons and also because I need DBAT
support to have access to PCI memory space as the
interrupt controller is in the PCI space.

Reading the code, I see others have the same kind of request :

/* SCE 980217

*

  • We need address translation ON when we call our ISR routine

mtmsr r5

*/

This is just another prof that even the lowest level
IRQ code is fundamentally board dependent and
not simply processor dependent especially when
the processor use external interrupt controller
because it has a single interrupt request line...

Note that if you look at the PPC code high level interrupt
handling code, as the "set_vector" routine that really connects
the interrupt is in the BSP/startup/genpvec.c,
the fact that IRQ handling is BSP specific is DE-FACTO
acknowledged.

I know I have already expressed this and understand that this
would require some heavy change in the code but believe
me you will reach a point where you will not be able
to find a compatible while optimum implementation for low level
interrupt handling code...) In my case this is already true...

So please consider removing low level IRQ handling from
exec/score/cpu/* and only let there exception handling code...
Exceptions are usually only processor dependent and do
not depend on external hardware mechanism to be masked or
acknowledged or re-enabled (there are probably exception but ...)

I have already done this for pc386 bsp but need to make it again.
This time I will even propose an API.

3) R2/R13 manipulation for EABI implementation


I do not understand the handling of r2 and r13 in the
EABI case. The specification for r2 says pointer to sdata2,
sbss2 section => constant. However I do not see -ffixed-r2
passed to any compilation system in make/custom/*
(for info linux does this on PPC).

So either this is a default compiler option when choosing
powerpc-rtems and thus we do not need to do anything with
this register as all the code is compiled with this compiler
and linked together OR this register may be used by rtems code
and then we do not need any special initialization or
handling.

The specification for r13 says pointer to the small data
area. r13 argumentation is the same except that as far
as I know the usage of the small data area requires
specific compiler support so that access to variables is
compiled via loading the LSB in a register and then
using r13 to get full address... It is like a small
memory model and it was present in IBM C compilers.

=> I propose to suppress any specific code for r2 and
r13 in the EABI case.

4) Code layout organization (yes again :-))


I think there are a number of design flaws in the way
the code is for ppc organized and I will try to point them out.
I have been beaten by this again on this new port, and
was beaten last year while modifying code for pc386.

a) exec/score/cpu/* vs lib/libcpu/cpu/*.

I think that too many things are put in exec/score/cpu that
have nothing to do with RTEMS internals but are rather
related to CPU feature.

This include at least :

a) registers access routine (e.g GET_MSR_Value),
b) interrupt masking/unmasking routines,
c) cache_mngt_routine,
d) mmu_mngt_routine,
e) Routines to connect the raw_exception, raw_interrupt
handler,

b) lib/libcpu/cpu/powerpc/*

With a processor family as exuberant as the powerpc family,
and their well known subtle differences (604 vs 750) or
unfortunately majors (8xx vs 60x) the directory structure
is fine (except maybe the names that are not homogeneous)

powerpc

ppc421 mpc821 ...

I only needed to add mpc750. But the fact that libcpu.a was not
produced was a pain and the fact that this organization may
duplicates code is also problematic.

So, except if the support of automake provides a better solution
I would like to propose something like this :

powerpc

mpc421 mpc821 ... mpc750 shared wrapup

with the following rules :

a) "shared" would act as a source container for sources that may
be shared among processors. Needed files would be compiled inside
the processor specific directory using the vpath Makefile
mechanism. "shared" may also contain compilation code
for routine that are really shared and not worth to inline...
(did not found many things so far as registers access routine
ARE WORTH INLINING)... In the case something is compiled there,
it should create libcpushared.a

b) layout under processor specific directory is free provided
that

1)the result of the compilation process exports :

libcpu/powerpc/"PROC"/*.h in $(PROJECT_INCLUDE)/libcpu

2) each processor specific directory creates
a library called libcpuspecific.a

Note that this organization enables to have a file that
is nearly the same than in shared but that must differ
because of processor differences...

c) "wrapup" should create libcpu.a using libcpushared.a
libcpuspecific.a and export it $(PROJECT_INCLUDE)/libcpu

The only thing I have no ideal solution is the way to put shared
definitions in "shared" and only processor specific definition
in "proc". To give a concrete example, most MSR bit definition
are shared among PPC processors and only some differs. if we create
a single msr.h in shared it will have ifdef. If in msr.h we
include libcpu/msr_c.h we will need to have it in each prowerpc
specific directory (even empty). Opinions are welcomed ...

Note that a similar mechanism exist in libbsp/i386 that also
contains a shared directory that is used by several bsp
like pc386 and i386ex and a similar wrapup mechanism...

NB: I have done this for mpc750 and other processors could just use
similar Makefiles...

c) The exec/score/cpu/powerpc directory layout.

I think the directory layout should be the same than the
libcpu/powerpc. As it is not, there are a lot of ifdefs
inside the code... And of course low level interrupt handling
code should be removed...

Besides that I do not understand why

1) things are compiled in the wrap directory,
2) some includes are moved to rtems/score,

I think the "preinstall" mechanism enables to put
everything in the current directory (or better in a per processor
directory),

5) Interrupt handling API


Again :-). But I think that using all the features the PIC
offers is a MUST for RT system. I already explained in the
prologue of this (long and probably boring) mail that the MCP750
boards offers an OPENPIC compliant architecture and that
the VIA 82586 PCI/ISA bridge offers a PC compatible IO and
PIC mapping. Here is a logical view of the RAVEN/VIA 82586
interrupt mapping :


| OPEN | <-----|8259|
| PIC | | | 2 ------
|(RAVEN)| | | <-----|8259|
| | | | | | 11
| | | | | | <----
| | | | | |
| | | | | |


------
| VIA PCI/ISA bridge
| x
-------- PCI interrupts

OPENPIC offers interrupt priorities among PCI interrupts
and interrupt selective masking. The 8259 offers the same kind
of feature. With actual powerpc interrupt code :

1) there is no way to specify priorities among
interrupts handler. This is REALLY a bad thing.
For me it is as importnat as having priorities
for threads...
2) for my implementation, each ISR should
contain the code that acknowledge the RAVEN
and 8259 cascade, modify interrupt mask on both
chips, and reenable interrupt at processor level,
..., restore then on interrupt return,.... This code
is actually similar to code located in some
genpvec.c powerpc files,
3) I must update _ISR_Nesting_level because
irq.inl use it...
4) the libchip code connects the ISR via set_vector
but the libchip handler code does not contain any code to
manipulate external interrupt controller hardware
in order to acknoledge the interrupt or re-enable
them (except for the target hardware of course)
So this code is broken unless set_vector adds an
additionnal prologue/epilogue before calling/returning
from in order to acknoledge/mask the raven and the
8259 PICS... => Anyway already EACH BSP MUST REWRITE
PART OF INTERRUPT HANDLING CODE TO CORRECTLY IMPLEMENT
SET_VECTOR.

I would rather offer an API similar to the one provided
in libbsp/i386/shared/irq/irq.h so that :

1) Once the driver supplied methods is called the
only things the ISR has to do is to worry about the
external hardware that triggered the interrupt.
Everything on openpic/VIA/processor would have been
done by the low levels (same things as set-vector)
2) The caller will need to supply the on/off/isOn
routine that are fundamental to correctly implements
debuggers/performance monitoring is a portable way
3) A globally configurable interrupt priorities
mechanism...

I have nothing against providing a compatible
set_vector just to make libchip happy but
as I have already explained in other
mails (months ago), I really think that the ISR
connection should be handled by the BSP and that no
code containing irq connection should exist the
rtems generic layers... Thus I really dislike
libchip on this aspect because in a long term
it will force to adopt the less reach API
for interrupt handling that exists (set_vector).

Additional note : I think the _ISR_Is_in_progress()
inline routine should be :

1) Put in a processor specific section,
2) Should not rely on a global variable,

As :

a) on symmetric MP, there is one interrupt level
per CPU,
b) On processor that have an ISP (e,g 68040),
this variable is useless (MSR bit testing could
be used)
c) On PPC, instead of using the address of the
variable via CPU_IRQ_info.Nest_level a dedicated
SPR could be used.

NOTE: most of this is also true for _Thread_Dispatch_disable_level

END NOTE


Please do not take what I said in the mail as a criticism for
anyone who submitted ppc code. Any code present helped me
a lot understanding PPC behavior. I just wanted by this
mail to :

1) try to better understand the actual code,
2) propose concrete ways of enhancing current code
by providing an alternative implementation for MCP750. I
will make my best effort to try to brake nothing but this
is actually hard due to the file layout organisation.
3) make understandable some changes I will probably make
if joel let me do them :-)

Any comments/objections are welcomed as usual.

--


/ ` Eric Valette

/-- o _. Canon CRF

(_, / (_(_( Rue de la touche lambert

35517 Cesson-Sevigne Cedex
FRANCE

Tel: +33 (0)2 99 87 68 91 Fax: +33 (0)2 99 84 11 30
E-mail: valette@…

  • Property mode set to 100644
File size: 12.5 KB
Line 
1/*
2 *  arch/ppc/kernel/openpic.c -- OpenPIC Interrupt Handling
3 *
4 *  Copyright (C) 1997 Geert Uytterhoeven
5 *
6 *  This file is subject to the terms and conditions of the GNU General Public
7 *  License.  See the file COPYING in the main directory of this archive
8 *  for more details.
9 */
10
11
12/*
13 *  Note: Interprocessor Interrupt (IPI) and Timer support is incomplete
14 */
15
16
17#include <bsp/openpic.h>
18#include <bsp/pci.h>
19#include <bsp/consoleIo.h>
20#include <libcpu/io.h>
21#include <libcpu/byteorder.h>
22
23/* #include <asm/irq.h> */
24
25#define NULL 0
26#define REGISTER_DEBUG
27#undef REGISTER_DEBUG
28
29
30volatile struct OpenPIC *OpenPIC = NULL;
31unsigned int OpenPIC_NumInitSenses  = 0;
32unsigned char *OpenPIC_InitSenses  = NULL;
33
34static unsigned int NumProcessors;
35static unsigned int NumSources;
36
37
38    /*
39     *  Accesses to the current processor's registers
40     */
41
42#define THIS_CPU                Processor[cpu]
43#define CHECK_THIS_CPU          check_arg_cpu(cpu)
44
45
46    /*
47     *  Sanity checks
48     */
49
50#if 1
51#define check_arg_ipi(ipi) \
52    if (ipi < 0 || ipi >= OPENPIC_NUM_IPI) \
53        printk("openpic.c:%d: illegal ipi %d\n", __LINE__, ipi);
54#define check_arg_timer(timer) \
55    if (timer < 0 || timer >= OPENPIC_NUM_TIMERS) \
56        printk("openpic.c:%d: illegal timer %d\n", __LINE__, timer);
57#define check_arg_vec(vec) \
58    if (vec < 0 || vec >= OPENPIC_NUM_VECTORS) \
59        printk("openpic.c:%d: illegal vector %d\n", __LINE__, vec);
60#define check_arg_pri(pri) \
61    if (pri < 0 || pri >= OPENPIC_NUM_PRI) \
62        printk("openpic.c:%d: illegal priority %d\n", __LINE__, pri);
63#define check_arg_irq(irq) \
64    if (irq < 0 || irq >= NumSources) \
65        printk("openpic.c:%d: illegal irq %d from %p,[%p],[[%p]]\n", \
66               __LINE__, irq, __builtin_return_address(0), \
67               __builtin_return_address(1), __builtin_return_address(2) \
68               );
69#define check_arg_cpu(cpu) \
70    if (cpu < 0 || cpu >= NumProcessors) \
71        printk("openpic.c:%d: illegal cpu %d\n", __LINE__, cpu);
72#else
73#define check_arg_ipi(ipi)      do {} while (0)
74#define check_arg_timer(timer)  do {} while (0)
75#define check_arg_vec(vec)      do {} while (0)
76#define check_arg_pri(pri)      do {} while (0)
77#define check_arg_irq(irq)      do {} while (0)
78#define check_arg_cpu(cpu)      do {} while (0)
79#endif
80
81
82
83    /*
84     *  I/O functions
85     */
86
87static inline unsigned int openpic_read(volatile unsigned int *addr)
88{
89    unsigned int val;
90
91    val = ld_le32(addr);
92#ifdef REGISTER_DEBUG
93    printk("openpic_read(0x%08x) = 0x%08x\n", (unsigned int)addr, val);
94#endif
95    return val;
96}
97
98static inline void openpic_write(volatile unsigned int *addr, unsigned int val)
99{
100#ifdef REGISTER_DEBUG
101    printk("openpic_write(0x%08x, 0x%08x)\n", (unsigned int)addr, val);
102#endif
103    out_le32(addr, val);
104}
105
106
107static inline unsigned int openpic_readfield(volatile unsigned int *addr, unsigned int mask)
108{
109    unsigned int val = openpic_read(addr);
110    return val & mask;
111}
112
113inline void openpic_writefield(volatile unsigned int *addr, unsigned int mask,
114                                      unsigned int field)
115{
116    unsigned int val = openpic_read(addr);
117    openpic_write(addr, (val & ~mask) | (field & mask));
118}
119
120static inline void openpic_clearfield(volatile unsigned int *addr, unsigned int mask)
121{
122    openpic_writefield(addr, mask, 0);
123}
124
125static inline void openpic_setfield(volatile unsigned int *addr, unsigned int mask)
126{
127    openpic_writefield(addr, mask, mask);
128}
129
130
131    /*
132     *  Update a Vector/Priority register in a safe manner. The interrupt will
133     *  be disabled.
134     */
135
136static void openpic_safe_writefield(volatile unsigned int *addr, unsigned int mask,
137                                    unsigned int field)
138{
139    openpic_setfield(addr, OPENPIC_MASK);
140    /* wait until it's not in use */
141    while (openpic_read(addr) & OPENPIC_ACTIVITY);
142    openpic_writefield(addr, mask | OPENPIC_MASK, field | OPENPIC_MASK);
143}
144
145
146/* -------- Global Operations ---------------------------------------------- */
147
148
149    /*
150     *  Initialize the OpenPIC
151     *
152     * Add some kludge to use the Motorola Raven OpenPIC which does not
153     * report vendor and device id, and gets the wrong number of interrupts.
154     * (Motorola did a great job on that one!)
155     */
156
157void openpic_init(int main_pic)
158{
159    unsigned int t, i;
160    unsigned int vendorid, devid, stepping, timerfreq;
161    const char *version, *vendor, *device;
162
163    if (!OpenPIC)
164        BSP_panic("No OpenPIC found");
165
166    t = openpic_read(&OpenPIC->Global.Feature_Reporting0);
167    switch (t & OPENPIC_FEATURE_VERSION_MASK) {
168        case 1:
169            version = "1.0";
170            break;
171        case 2:
172            version = "1.2";
173            break;
174        default:
175            version = "?";
176            break;
177    }
178    NumProcessors = ((t & OPENPIC_FEATURE_LAST_PROCESSOR_MASK) >>
179                     OPENPIC_FEATURE_LAST_PROCESSOR_SHIFT) + 1;
180    NumSources = ((t & OPENPIC_FEATURE_LAST_SOURCE_MASK) >>
181                  OPENPIC_FEATURE_LAST_SOURCE_SHIFT) + 1;
182    t = openpic_read(&OpenPIC->Global.Vendor_Identification);
183
184    vendorid = t & OPENPIC_VENDOR_ID_VENDOR_ID_MASK;
185    devid = (t & OPENPIC_VENDOR_ID_DEVICE_ID_MASK) >>
186            OPENPIC_VENDOR_ID_DEVICE_ID_SHIFT;
187    stepping = (t & OPENPIC_VENDOR_ID_STEPPING_MASK) >>
188               OPENPIC_VENDOR_ID_STEPPING_SHIFT;
189
190    /* Kludge for the Raven */
191    pci_read_config_dword(0, 0, 0, 0, &t);
192    if (t == PCI_VENDOR_ID_MOTOROLA + (PCI_DEVICE_ID_MOTOROLA_RAVEN<<16)) {
193        vendor = "Motorola";
194        device = "Raven";
195        NumSources += 1;
196    } else {
197        switch (vendorid) {
198            case OPENPIC_VENDOR_ID_APPLE:
199                vendor = "Apple";
200                break;
201            default:
202                vendor = "Unknown";
203            break;
204        }
205        switch (devid) {
206            case OPENPIC_DEVICE_ID_APPLE_HYDRA:
207                device = "Hydra";
208                break;
209            default:
210                device = "Unknown";
211                break;
212        }
213    }
214    printk("OpenPIC Version %s (%d CPUs and %d IRQ sources) at %p\n", version,
215           NumProcessors, NumSources, OpenPIC);
216
217    printk("OpenPIC Vendor %d (%s), Device %d (%s), Stepping %d\n", vendorid,
218           vendor, devid, device, stepping);
219
220    timerfreq = openpic_read(&OpenPIC->Global.Timer_Frequency);
221    printk("OpenPIC timer frequency is ");
222    if (timerfreq)
223        printk("%d Hz\n", timerfreq);
224    else
225        printk("not set\n");
226
227    if ( main_pic )
228    {
229            /* Initialize timer interrupts */
230            for (i = 0; i < OPENPIC_NUM_TIMERS; i++) {
231                    /* Disabled, Priority 0 */
232                    openpic_inittimer(i, 0, OPENPIC_VEC_TIMER+i);
233                    /* No processor */
234                    openpic_maptimer(i, 0);
235            }
236           
237            /* Initialize IPI interrupts */
238            for (i = 0; i < OPENPIC_NUM_IPI; i++) {
239                    /* Disabled, Priority 0 */
240                    openpic_initipi(i, 0, OPENPIC_VEC_IPI+i);
241            }
242           
243            /* Initialize external interrupts */
244            /* SIOint (8259 cascade) is special */
245            openpic_initirq(0, 8, OPENPIC_VEC_SOURCE, 1, 1);
246            /* Processor 0 */
247            openpic_mapirq(0, 1<<0);
248            for (i = 1; i < NumSources; i++) {
249                    /* Enabled, Priority 8 */
250                    openpic_initirq(i, 8, OPENPIC_VEC_SOURCE+i, 0,
251                                    i < OpenPIC_NumInitSenses ? OpenPIC_InitSenses[i] : 1);
252                    /* Processor 0 */
253                    openpic_mapirq(i, 1<<0);
254            }
255           
256            /* Initialize the spurious interrupt */
257            openpic_set_spurious(OPENPIC_VEC_SPURIOUS);
258#if 0       
259            if (request_irq(IRQ_8259_CASCADE, no_action, SA_INTERRUPT,
260                            "82c59 cascade", NULL))
261              printk("Unable to get OpenPIC IRQ 0 for cascade\n");
262#endif     
263            openpic_set_priority(0, 0);
264            openpic_disable_8259_pass_through();
265    }
266}
267
268
269    /*
270     *  Reset the OpenPIC
271     */
272
273void openpic_reset(void)
274{
275    openpic_setfield(&OpenPIC->Global.Global_Configuration0,
276                       OPENPIC_CONFIG_RESET);
277}
278
279
280    /*
281     *  Enable/disable 8259 Pass Through Mode
282     */
283
284void openpic_enable_8259_pass_through(void)
285{
286    openpic_clearfield(&OpenPIC->Global.Global_Configuration0,
287                       OPENPIC_CONFIG_8259_PASSTHROUGH_DISABLE);
288}
289
290void openpic_disable_8259_pass_through(void)
291{
292    openpic_setfield(&OpenPIC->Global.Global_Configuration0,
293                     OPENPIC_CONFIG_8259_PASSTHROUGH_DISABLE);
294}
295
296
297    /*
298     *  Find out the current interrupt
299     */
300
301unsigned int openpic_irq(unsigned int cpu)
302{
303    unsigned int vec;
304
305    check_arg_cpu(cpu);
306    vec = openpic_readfield(&OpenPIC->THIS_CPU.Interrupt_Acknowledge,
307                            OPENPIC_VECTOR_MASK);
308    return vec;
309}
310
311
312    /*
313     *  Signal end of interrupt (EOI) processing
314     */
315
316void openpic_eoi(unsigned int cpu)
317{
318    check_arg_cpu(cpu);
319    openpic_write(&OpenPIC->THIS_CPU.EOI, 0);
320}
321
322
323    /*
324     *  Get/set the current task priority
325     */
326
327unsigned int openpic_get_priority(unsigned int cpu)
328{
329    CHECK_THIS_CPU;
330    return openpic_readfield(&OpenPIC->THIS_CPU.Current_Task_Priority,
331                             OPENPIC_CURRENT_TASK_PRIORITY_MASK);
332}
333
334void openpic_set_priority(unsigned int cpu, unsigned int pri)
335{
336    CHECK_THIS_CPU;
337    check_arg_pri(pri);
338    openpic_writefield(&OpenPIC->THIS_CPU.Current_Task_Priority,
339                       OPENPIC_CURRENT_TASK_PRIORITY_MASK, pri);
340}
341
342    /*
343     *  Get/set the spurious vector
344     */
345
346unsigned int openpic_get_spurious(void)
347{
348    return openpic_readfield(&OpenPIC->Global.Spurious_Vector,
349                             OPENPIC_VECTOR_MASK);
350}
351
352void openpic_set_spurious(unsigned int vec)
353{
354    check_arg_vec(vec);
355    openpic_writefield(&OpenPIC->Global.Spurious_Vector, OPENPIC_VECTOR_MASK,
356                       vec);
357}
358
359
360    /*
361     *  Initialize one or more CPUs
362     */
363
364void openpic_init_processor(unsigned int cpumask)
365{
366    openpic_write(&OpenPIC->Global.Processor_Initialization, cpumask);
367}
368
369
370/* -------- Interprocessor Interrupts -------------------------------------- */
371
372
373    /*
374     *  Initialize an interprocessor interrupt (and disable it)
375     *
376     *  ipi: OpenPIC interprocessor interrupt number
377     *  pri: interrupt source priority
378     *  vec: the vector it will produce
379     */
380
381void openpic_initipi(unsigned int ipi, unsigned int pri, unsigned int vec)
382{
383    check_arg_timer(ipi);
384    check_arg_pri(pri);
385    check_arg_vec(vec);
386    openpic_safe_writefield(&OpenPIC->Global.IPI_Vector_Priority(ipi),
387                            OPENPIC_PRIORITY_MASK | OPENPIC_VECTOR_MASK,
388                            (pri << OPENPIC_PRIORITY_SHIFT) | vec);
389}
390
391
392    /*
393     *  Send an IPI to one or more CPUs
394     */
395
396void openpic_cause_IPI(unsigned int cpu, unsigned int ipi, unsigned int cpumask)
397{
398    CHECK_THIS_CPU;
399    check_arg_ipi(ipi);
400    openpic_write(&OpenPIC->THIS_CPU.IPI_Dispatch(ipi), cpumask);
401}
402
403
404/* -------- Timer Interrupts ----------------------------------------------- */
405
406
407    /*
408     *  Initialize a timer interrupt (and disable it)
409     *
410     *  timer: OpenPIC timer number
411     *  pri: interrupt source priority
412     *  vec: the vector it will produce
413     */
414
415void openpic_inittimer(unsigned int timer, unsigned int pri, unsigned int vec)
416{
417    check_arg_timer(timer);
418    check_arg_pri(pri);
419    check_arg_vec(vec);
420    openpic_safe_writefield(&OpenPIC->Global.Timer[timer].Vector_Priority,
421                            OPENPIC_PRIORITY_MASK | OPENPIC_VECTOR_MASK,
422                            (pri << OPENPIC_PRIORITY_SHIFT) | vec);
423}
424
425
426    /*
427     *  Map a timer interrupt to one or more CPUs
428     */
429
430void openpic_maptimer(unsigned int timer, unsigned int cpumask)
431{
432    check_arg_timer(timer);
433    openpic_write(&OpenPIC->Global.Timer[timer].Destination, cpumask);
434}
435
436
437/* -------- Interrupt Sources ---------------------------------------------- */
438
439
440    /*
441     *  Enable/disable an interrupt source
442     */
443
444void openpic_enable_irq(unsigned int irq)
445{
446    check_arg_irq(irq);
447    openpic_clearfield(&OpenPIC->Source[irq].Vector_Priority, OPENPIC_MASK);
448}
449
450void openpic_disable_irq(unsigned int irq)
451{
452    check_arg_irq(irq);
453    openpic_setfield(&OpenPIC->Source[irq].Vector_Priority, OPENPIC_MASK);
454}
455
456
457    /*
458     *  Initialize an interrupt source (and disable it!)
459     *
460     *  irq: OpenPIC interrupt number
461     *  pri: interrupt source priority
462     *  vec: the vector it will produce
463     *  pol: polarity (1 for positive, 0 for negative)
464     *  sense: 1 for level, 0 for edge
465     */
466
467void openpic_initirq(unsigned int irq, unsigned int pri, unsigned int vec, int pol, int sense)
468{
469    check_arg_irq(irq);
470    check_arg_pri(pri);
471    check_arg_vec(vec);
472    openpic_safe_writefield(&OpenPIC->Source[irq].Vector_Priority,
473                            OPENPIC_PRIORITY_MASK | OPENPIC_VECTOR_MASK |
474                            OPENPIC_SENSE_POLARITY | OPENPIC_SENSE_LEVEL,
475                            (pri << OPENPIC_PRIORITY_SHIFT) | vec |
476                            (pol ? OPENPIC_SENSE_POLARITY : 0) |
477                            (sense ? OPENPIC_SENSE_LEVEL : 0));
478}
479
480
481    /*
482     *  Map an interrupt source to one or more CPUs
483     */
484
485void openpic_mapirq(unsigned int irq, unsigned int cpumask)
486{
487    check_arg_irq(irq);
488    openpic_write(&OpenPIC->Source[irq].Destination, cpumask);
489}
490
491
492    /*
493     *  Set the sense for an interrupt source (and disable it!)
494     *
495     *  sense: 1 for level, 0 for edge
496     */
497
498void openpic_set_sense(unsigned int irq, int sense)
499{
500    check_arg_irq(irq);
501    openpic_safe_writefield(&OpenPIC->Source[irq].Vector_Priority,
502                            OPENPIC_SENSE_LEVEL,
503                            (sense ? OPENPIC_SENSE_LEVEL : 0));
504}
Note: See TracBrowser for help on using the repository browser.