source: rtems/c/src/lib/libbsp/powerpc/mcp750/console/uart.h @ ba46ffa6

4.104.114.84.95
Last change on this file since ba46ffa6 was ba46ffa6, checked in by Joel Sherrill <joel.sherrill@…>, on 06/14/99 at 16:51:13

This is a large patch from Eric Valette <valette@…> that was
described in the message following this paragraph. This patch also includes
a mcp750 BSP.

From valette@… Mon Jun 14 10:03:08 1999
Date: Tue, 18 May 1999 01:30:14 +0200 (CEST)
From: VALETTE Eric <valette@…>
To: joel@…
Cc: raguet@…, rtems-snapshots@…, valette@…
Subject: Questions/Suggestion? regarding RTEMS PowerPC code (long)

Dear knowledgeable RTEMS powerpc users,

As some of you may know, I'm currently finalizing a port
of RTEMS on a MCP750 Motorola board. I have done most
of it but have some questions to ask before submitting
the port.

In order to understand some of the changes I have made
or would like to make, maybe it is worth describing the
MCP750 Motorola board.

the MCP750 is a COMPACT PCI powerpc board with :

1) a MPC750 233 MHz processor,
2) a raven bus bridge/PCI controller that
implement an OPENPIC compliant interrupt controller,
3) a VIA 82C586 PCI/ISA bridge that offers a PC
compliant IO for keyboard, serial line, IDE, and
the well known PC 8259 cascaded PIC interrupt
architecture model,
4) a DEC 21140 Ethernet controller,
5) the PPCBUG Motorola firmware in flash,
6) A DEC PCI bridge,

This architecture is common to most Motorola 60x/7xx
board except that :

1) on VME board, the DEC PCI bridge is replaced by
a VME chipset,
2) the VIA 82C586 PCI/ISA bridge is replaced by
another bridge that is almost fully compatible
with the via bridge...

So the port should be a rather close basis for many
60x/7xx motorola board...

On this board, I already have ported Linux 2.2.3 and
use it both as a development and target board.

Now the questions/suggestions I have :

1) EXCEPTION CODE


As far as I know exceptions on PPC are handled like
interrupts. I dislike this very much as :

a) Except for the decrementer exception (and
maybe some other on mpc8xx), exceptions are
not recoverable and the handler just need to print
the full context and go to the firmware or debugger...
b) The interrupt switch is only necessary for the
decrementer and external interrupt (at least on
6xx,7xx).
c) The full context for exception is never saved and
thus cannot be used by debugger... I do understand
the most important for interrupts low level code
is to save the minimal context enabling to call C
code for performance reasons. On non recoverable
exception on the other hand, the most important is
to save the maximum information concerning proc status
in order to analyze the reason of the fault. At
least we will need this in order to implement the
port of RGDB on PPC

==> I wrote an API for connecting raw exceptions (and thus
raw interrupts) for mpc750. It should be valid for most
powerpc processors... I hope to find a way to make this coexist
with actual code layout. The code is actually located
in lib/libcpu/powerpc/mpc750 and is thus optional
(provided I write my own version of exec/score/cpu/powerpc/cpu.c ...)

See remark about files/directory layout organization in 4)

2) Current Implementation of ISR low level code


I do not understand why the MSR EE flags is cleared
again in exec/score/cpu/powerpc/irq_stubs.S

#if (PPC_USE_SPRG)

mfmsr r5
mfspr r6, sprg2

#else

lwz r6,msr_initial(r11)
lis r5,~PPC_MSR_DISABLE_MASK@ha
ori r5,r5,~PPC_MSR_DISABLE_MASK@l
and r6,r6,r5
mfmsr r5

#endif

Reading the doc, when a decrementer interrupt or an
external interrupt is active, the MSR EE flag is already
cleared. BTW if exception/interrupt could occur, it would
trash SRR0 and SRR1. In fact the code may be useful to set
MSR[RI] that re-enables exception processing. BTW I will need
to set other value in MSR to handle interrupts :

a) I want the MSR[IR] and MSR[DR] to be set for
performance reasons and also because I need DBAT
support to have access to PCI memory space as the
interrupt controller is in the PCI space.

Reading the code, I see others have the same kind of request :

/* SCE 980217

*

  • We need address translation ON when we call our ISR routine

mtmsr r5

*/

This is just another prof that even the lowest level
IRQ code is fundamentally board dependent and
not simply processor dependent especially when
the processor use external interrupt controller
because it has a single interrupt request line...

Note that if you look at the PPC code high level interrupt
handling code, as the "set_vector" routine that really connects
the interrupt is in the BSP/startup/genpvec.c,
the fact that IRQ handling is BSP specific is DE-FACTO
acknowledged.

I know I have already expressed this and understand that this
would require some heavy change in the code but believe
me you will reach a point where you will not be able
to find a compatible while optimum implementation for low level
interrupt handling code...) In my case this is already true...

So please consider removing low level IRQ handling from
exec/score/cpu/* and only let there exception handling code...
Exceptions are usually only processor dependent and do
not depend on external hardware mechanism to be masked or
acknowledged or re-enabled (there are probably exception but ...)

I have already done this for pc386 bsp but need to make it again.
This time I will even propose an API.

3) R2/R13 manipulation for EABI implementation


I do not understand the handling of r2 and r13 in the
EABI case. The specification for r2 says pointer to sdata2,
sbss2 section => constant. However I do not see -ffixed-r2
passed to any compilation system in make/custom/*
(for info linux does this on PPC).

So either this is a default compiler option when choosing
powerpc-rtems and thus we do not need to do anything with
this register as all the code is compiled with this compiler
and linked together OR this register may be used by rtems code
and then we do not need any special initialization or
handling.

The specification for r13 says pointer to the small data
area. r13 argumentation is the same except that as far
as I know the usage of the small data area requires
specific compiler support so that access to variables is
compiled via loading the LSB in a register and then
using r13 to get full address... It is like a small
memory model and it was present in IBM C compilers.

=> I propose to suppress any specific code for r2 and
r13 in the EABI case.

4) Code layout organization (yes again :-))


I think there are a number of design flaws in the way
the code is for ppc organized and I will try to point them out.
I have been beaten by this again on this new port, and
was beaten last year while modifying code for pc386.

a) exec/score/cpu/* vs lib/libcpu/cpu/*.

I think that too many things are put in exec/score/cpu that
have nothing to do with RTEMS internals but are rather
related to CPU feature.

This include at least :

a) registers access routine (e.g GET_MSR_Value),
b) interrupt masking/unmasking routines,
c) cache_mngt_routine,
d) mmu_mngt_routine,
e) Routines to connect the raw_exception, raw_interrupt
handler,

b) lib/libcpu/cpu/powerpc/*

With a processor family as exuberant as the powerpc family,
and their well known subtle differences (604 vs 750) or
unfortunately majors (8xx vs 60x) the directory structure
is fine (except maybe the names that are not homogeneous)

powerpc

ppc421 mpc821 ...

I only needed to add mpc750. But the fact that libcpu.a was not
produced was a pain and the fact that this organization may
duplicates code is also problematic.

So, except if the support of automake provides a better solution
I would like to propose something like this :

powerpc

mpc421 mpc821 ... mpc750 shared wrapup

with the following rules :

a) "shared" would act as a source container for sources that may
be shared among processors. Needed files would be compiled inside
the processor specific directory using the vpath Makefile
mechanism. "shared" may also contain compilation code
for routine that are really shared and not worth to inline...
(did not found many things so far as registers access routine
ARE WORTH INLINING)... In the case something is compiled there,
it should create libcpushared.a

b) layout under processor specific directory is free provided
that

1)the result of the compilation process exports :

libcpu/powerpc/"PROC"/*.h in $(PROJECT_INCLUDE)/libcpu

2) each processor specific directory creates
a library called libcpuspecific.a

Note that this organization enables to have a file that
is nearly the same than in shared but that must differ
because of processor differences...

c) "wrapup" should create libcpu.a using libcpushared.a
libcpuspecific.a and export it $(PROJECT_INCLUDE)/libcpu

The only thing I have no ideal solution is the way to put shared
definitions in "shared" and only processor specific definition
in "proc". To give a concrete example, most MSR bit definition
are shared among PPC processors and only some differs. if we create
a single msr.h in shared it will have ifdef. If in msr.h we
include libcpu/msr_c.h we will need to have it in each prowerpc
specific directory (even empty). Opinions are welcomed ...

Note that a similar mechanism exist in libbsp/i386 that also
contains a shared directory that is used by several bsp
like pc386 and i386ex and a similar wrapup mechanism...

NB: I have done this for mpc750 and other processors could just use
similar Makefiles...

c) The exec/score/cpu/powerpc directory layout.

I think the directory layout should be the same than the
libcpu/powerpc. As it is not, there are a lot of ifdefs
inside the code... And of course low level interrupt handling
code should be removed...

Besides that I do not understand why

1) things are compiled in the wrap directory,
2) some includes are moved to rtems/score,

I think the "preinstall" mechanism enables to put
everything in the current directory (or better in a per processor
directory),

5) Interrupt handling API


Again :-). But I think that using all the features the PIC
offers is a MUST for RT system. I already explained in the
prologue of this (long and probably boring) mail that the MCP750
boards offers an OPENPIC compliant architecture and that
the VIA 82586 PCI/ISA bridge offers a PC compatible IO and
PIC mapping. Here is a logical view of the RAVEN/VIA 82586
interrupt mapping :


| OPEN | <-----|8259|
| PIC | | | 2 ------
|(RAVEN)| | | <-----|8259|
| | | | | | 11
| | | | | | <----
| | | | | |
| | | | | |


------
| VIA PCI/ISA bridge
| x
-------- PCI interrupts

OPENPIC offers interrupt priorities among PCI interrupts
and interrupt selective masking. The 8259 offers the same kind
of feature. With actual powerpc interrupt code :

1) there is no way to specify priorities among
interrupts handler. This is REALLY a bad thing.
For me it is as importnat as having priorities
for threads...
2) for my implementation, each ISR should
contain the code that acknowledge the RAVEN
and 8259 cascade, modify interrupt mask on both
chips, and reenable interrupt at processor level,
..., restore then on interrupt return,.... This code
is actually similar to code located in some
genpvec.c powerpc files,
3) I must update _ISR_Nesting_level because
irq.inl use it...
4) the libchip code connects the ISR via set_vector
but the libchip handler code does not contain any code to
manipulate external interrupt controller hardware
in order to acknoledge the interrupt or re-enable
them (except for the target hardware of course)
So this code is broken unless set_vector adds an
additionnal prologue/epilogue before calling/returning
from in order to acknoledge/mask the raven and the
8259 PICS... => Anyway already EACH BSP MUST REWRITE
PART OF INTERRUPT HANDLING CODE TO CORRECTLY IMPLEMENT
SET_VECTOR.

I would rather offer an API similar to the one provided
in libbsp/i386/shared/irq/irq.h so that :

1) Once the driver supplied methods is called the
only things the ISR has to do is to worry about the
external hardware that triggered the interrupt.
Everything on openpic/VIA/processor would have been
done by the low levels (same things as set-vector)
2) The caller will need to supply the on/off/isOn
routine that are fundamental to correctly implements
debuggers/performance monitoring is a portable way
3) A globally configurable interrupt priorities
mechanism...

I have nothing against providing a compatible
set_vector just to make libchip happy but
as I have already explained in other
mails (months ago), I really think that the ISR
connection should be handled by the BSP and that no
code containing irq connection should exist the
rtems generic layers... Thus I really dislike
libchip on this aspect because in a long term
it will force to adopt the less reach API
for interrupt handling that exists (set_vector).

Additional note : I think the _ISR_Is_in_progress()
inline routine should be :

1) Put in a processor specific section,
2) Should not rely on a global variable,

As :

a) on symmetric MP, there is one interrupt level
per CPU,
b) On processor that have an ISP (e,g 68040),
this variable is useless (MSR bit testing could
be used)
c) On PPC, instead of using the address of the
variable via CPU_IRQ_info.Nest_level a dedicated
SPR could be used.

NOTE: most of this is also true for _Thread_Dispatch_disable_level

END NOTE


Please do not take what I said in the mail as a criticism for
anyone who submitted ppc code. Any code present helped me
a lot understanding PPC behavior. I just wanted by this
mail to :

1) try to better understand the actual code,
2) propose concrete ways of enhancing current code
by providing an alternative implementation for MCP750. I
will make my best effort to try to brake nothing but this
is actually hard due to the file layout organisation.
3) make understandable some changes I will probably make
if joel let me do them :-)

Any comments/objections are welcomed as usual.

--


/ ` Eric Valette

/-- o _. Canon CRF

(_, / (_(_( Rue de la touche lambert

35517 Cesson-Sevigne Cedex
FRANCE

Tel: +33 (0)2 99 87 68 91 Fax: +33 (0)2 99 84 11 30
E-mail: valette@…

  • Property mode set to 100644
File size: 5.5 KB
Line 
1
2
3/*
4 * This software is Copyright (C) 1998 by T.sqware - all rights limited
5 * It is provided in to the public domain "as is", can be freely modified
6 * as far as this copyight notice is kept unchanged, but does not imply
7 * an endorsement by T.sqware of the product in which it is included.
8 */
9
10#ifndef _BSPUART_H
11#define _BSPUART_H
12
13void BSP_uart_init(int uart, int baud, int hwFlow);
14void BSP_uart_set_baud(int aurt, int baud);
15void BSP_uart_intr_ctrl(int uart, int cmd);
16void BSP_uart_throttle(int uart);
17void BSP_uart_unthrottle(int uart);
18int  BSP_uart_polled_status(int uart);
19void BSP_uart_polled_write(int uart, int val);
20int  BSP_uart_polled_read(int uart);
21void BSP_uart_termios_set(int uart, void *ttyp);
22int  BSP_uart_termios_write_com1(int minor, const char *buf, int len);
23int  BSP_uart_termios_write_com2(int minor, const char *buf, int len);
24void BSP_uart_termios_isr_com1();
25void BSP_uart_termios_isr_com2();
26void BSP_uart_dbgisr_com1(void);
27void BSP_uart_dbgisr_com2(void);
28extern unsigned BSP_poll_char_via_serial(void);
29extern void BSP_output_char_via_serial(int val);
30extern int BSPConsolePort;
31extern int BSPBaseBaud;
32/*
33 * Command values for BSP_uart_intr_ctrl(),
34 * values are strange in order to catch errors
35 * with assert
36 */
37#define BSP_UART_INTR_CTRL_DISABLE  (0)
38#define BSP_UART_INTR_CTRL_GDB      (0xaa) /* RX only */
39#define BSP_UART_INTR_CTRL_ENABLE   (0xbb) /* Normal operations */
40#define BSP_UART_INTR_CTRL_TERMIOS  (0xcc) /* RX & line status */
41
42/* Return values for uart_polled_status() */
43#define BSP_UART_STATUS_ERROR    (-1) /* No character */
44#define BSP_UART_STATUS_NOCHAR   (0)  /* No character */
45#define BSP_UART_STATUS_CHAR     (1)  /* Character present */
46#define BSP_UART_STATUS_BREAK    (2)  /* Break point is detected */
47
48/* PC UART definitions */
49#define BSP_UART_COM1            (0)
50#define BSP_UART_COM2            (1)
51
52/*
53 * Base IO for UART
54 */
55
56#define COM1_BASE_IO    0x3F8
57#define COM2_BASE_IO    0x2F8
58
59/*
60 * Offsets from base
61 */
62
63/* DLAB 0 */
64#define RBR  (0)    /* Rx Buffer Register (read) */
65#define THR  (0)    /* Tx Buffer Register (write) */
66#define IER  (1)    /* Interrupt Enable Register */
67
68/* DLAB X */
69#define IIR  (2)    /* Interrupt Ident Register (read) */
70#define FCR  (2)    /* FIFO Control Register (write) */
71#define LCR  (3)    /* Line Control Register */
72#define MCR  (4)    /* Modem Control Register */
73#define LSR  (5)    /* Line Status Register */
74#define MSR  (6)    /* Modem Status  Register */
75#define SCR  (7)    /* Scratch register */
76
77/* DLAB 1 */
78#define DLL  (0)    /* Divisor Latch, LSB */
79#define DLM  (1)    /* Divisor Latch, MSB */
80#define AFR  (2)    /* Alternate Function register */
81
82/*
83 * Interrupt source definition via IIR
84 */
85#define MODEM_STATUS                            0
86#define NO_MORE_INTR                            1
87#define TRANSMITTER_HODING_REGISTER_EMPTY       2
88#define RECEIVER_DATA_AVAIL                     4
89#define RECEIVER_ERROR                          6
90#define CHARACTER_TIMEOUT_INDICATION            12
91
92/*
93 * Bits definition of IER
94 */
95#define RECEIVE_ENABLE          0x1
96#define TRANSMIT_ENABLE         0x2
97#define RECEIVER_LINE_ST_ENABLE 0x4
98#define MODEM_ENABLE            0x8
99#define INTERRUPT_DISABLE       0x0
100
101/*
102 * Bits definition of the Line Status Register (LSR)
103 */
104#define DR      0x01    /* Data Ready */
105#define OE      0x02    /* Overrun Error */
106#define PE      0x04    /* Parity Error */
107#define FE      0x08    /* Framing Error */
108#define BI      0x10    /* Break Interrupt */
109#define THRE    0x20    /* Transmitter Holding Register Empty */
110#define TEMT    0x40    /* Transmitter Empty */
111#define ERFIFO  0x80    /* Error receive Fifo */
112
113/*
114 * Bits definition of the MODEM Control Register (MCR)
115 */
116#define DTR     0x01    /* Data Terminal Ready */
117#define RTS     0x02    /* Request To Send */
118#define OUT_1   0x04    /* Output 1, (reserved on COMPAQ I/O Board) */
119#define OUT_2   0x08    /* Output 2, Enable Asynchronous Port Interrupts */
120#define LB      0x10    /* Enable Internal Loop Back */
121
122/*
123 * Bits definition of the Line Control Register (LCR)
124 */
125#define CHR_5_BITS 0
126#define CHR_6_BITS 1
127#define CHR_7_BITS 2
128#define CHR_8_BITS 3
129
130#define WL      0x03    /* Word length mask */
131#define STB     0x04    /* 1 Stop Bit, otherwise 2 Stop Bits */
132#define PEN     0x08    /* Parity Enabled */
133#define EPS     0x10    /* Even Parity Select, otherwise Odd */
134#define SP      0x20    /* Stick Parity */
135#define BCB     0x40    /* Break Control Bit */
136#define DLAB    0x80    /* Enable Divisor Latch Access */
137
138/*
139 * Bits definition of the MODEM Status Register (MSR)
140 */
141#define DCTS    0x01    /* Delta Clear To Send */
142#define DDSR    0x02    /* Delta Data Set Ready */
143#define TERI    0x04    /* Trailing Edge Ring Indicator */
144#define DDCD    0x08    /* Delta Carrier Detect Indicator */
145#define CTS     0x10    /* Clear To Send (when loop back is active) */
146#define DSR     0x20    /* Data Set Ready (when loop back is active) */
147#define RI      0x40    /* Ring Indicator (when loop back is active) */
148#define DCD     0x80    /* Data Carrier Detect (when loop back is active) */
149
150/*
151 * Bits definition of the FIFO Control Register : WD16C552 or NS16550
152 */
153
154#define FIFO_CTRL   0x01    /* Set to 1 permit access to other bits */
155#define FIFO_EN     0x01    /* Enable the FIFO */
156#define XMIT_RESET  0x02    /* Transmit FIFO Reset */
157#define RCV_RESET   0x04    /* Receive FIFO Reset */
158#define FCR3        0x08    /* do not understand manual! */
159
160#define RECEIVE_FIFO_TRIGGER1   0x0  /* trigger recieve interrupt after 1 byte  */
161#define RECEIVE_FIFO_TRIGGER4   0x40 /* trigger recieve interrupt after 4 byte  */
162#define RECEIVE_FIFO_TRIGGER8   0x80 /* trigger recieve interrupt after 8 byte  */
163#define RECEIVE_FIFO_TRIGGER12  0xc0 /* trigger recieve interrupt after 12 byte */
164#define TRIG_LEVEL              0xc0 /* Mask for the trigger level              */
165
166#endif /* _BSPUART_H */
167
168
169
Note: See TracBrowser for help on using the repository browser.