/* bsp.h * * This include file contains some definitions specific to the * JMR3904 simulator in gdb. * * COPYRIGHT (c) 1989-2000. * On-Line Applications Research Corporation (OAR). * * The license and distribution terms for this file may be * found in the file LICENSE in this distribution or at * http://www.rtems.com/license/LICENSE. * * $Id$ */ #ifndef __JMR3904_h #define __JMR3904_h #ifdef __cplusplus extern "C" { #endif #include #include #include #include #include #include /* * Define the time limits for RTEMS Test Suite test durations. * Long test and short test duration limits are provided. These * values are in seconds and need to be converted to ticks for the * application. * */ #define MAX_LONG_TEST_DURATION 300 /* 5 minutes = 300 seconds */ #define MAX_SHORT_TEST_DURATION 3 /* 3 seconds */ /* * Define the interrupt mechanism for Time Test 27 * * NOTE: Following are for XXX and are board independent * */ #define MUST_WAIT_FOR_INTERRUPT 1 #if 0 #define Install_tm27_vector( handler ) \ (void) set_vector( handler, TX3904_IRQ_SOFTWARE_1, 1 ); \ #define Cause_tm27_intr() \ asm volatile ( "syscall 0x01" : : ); #define CLOCK_VECTOR TX3904_IRQ_TMR0 #define Clear_tm27_intr() #define Lower_tm27_intr() #else #define Install_tm27_vector( handler ) \ (void) set_vector( handler, TX3904_IRQ_TMR0, 1 ); \ #define Cause_tm27_intr() \ do { \ uint32_t _clicks = 20; \ TX3904_TIMER_WRITE( TX3904_TIMER0_BASE, TX3904_TIMER_CCDR, 0x3 ); \ TX3904_TIMER_WRITE( TX3904_TIMER0_BASE, TX3904_TIMER_CPRA, _clicks ); \ TX3904_TIMER_WRITE( TX3904_TIMER0_BASE, TX3904_TIMER_TISR, 0x00 ); \ TX3904_TIMER_WRITE( TX3904_TIMER0_BASE, TX3904_TIMER_ITMR, 0x8001 ); \ TX3904_TIMER_WRITE( TX3904_TIMER0_BASE, TX3904_TIMER_TCR, 0xC0 ); \ *((volatile uint32_t*) 0xFFFFC01C) = 0x00000700; \ } while(0) #define Clear_tm27_intr() \ do { \ TX3904_TIMER_WRITE( TX3904_TIMER0_BASE, TX3904_TIMER_ITMR, 0x0001 ); \ TX3904_TIMER_WRITE( TX3904_TIMER0_BASE, TX3904_TIMER_CCDR, 0x3 ); \ TX3904_TIMER_WRITE( TX3904_TIMER0_BASE, TX3904_TIMER_TISR, 0x00 ); \ } while(0) #define Lower_tm27_intr() \ mips_enable_in_interrupt_mask( 0xff01 ); #endif /* Constants */ /* miscellaneous stuff assumed to exist */ extern rtems_configuration_table BSP_Configuration; /* * Device Driver Table Entries */ /* * NOTE: Use the standard Console driver entry */ /* * NOTE: Use the standard Clock driver entry */ /* functions */ void bsp_cleanup( void ); rtems_isr_entry set_vector( rtems_isr_entry, rtems_vector_number, int ); #ifdef __cplusplus } #endif #endif /* end of include file */