source: rtems/c/src/lib/libbsp/arm/xilinx-zynqmp/configure.ac @ 677d5167

5
Last change on this file since 677d5167 was 677d5167, checked in by Jeff Kubascik <jeff.kubascik@…>, on 04/10/19 at 23:38:54

bsp/xilinx-zynqmp: Stub out Xilinx MPSoC BSP

Source files were copied from xilinx-zynq.

Update #3682.

  • Property mode set to 100644
File size: 6.1 KB
Line 
1##
2#
3# @file
4#
5# @brief Configure script of LibBSP for the Xilinx Zynq platform.
6#
7
8AC_PREREQ([2.69])
9AC_INIT([rtems-c-src-lib-libbsp-arm-xilinx-zynq-a9],[_RTEMS_VERSION],[https://devel.rtems.org/newticket])
10RTEMS_TOP(../../../../../..)
11RTEMS_SOURCE_TOP
12RTEMS_BUILD_TOP
13
14RTEMS_CANONICAL_TARGET_CPU
15AM_INIT_AUTOMAKE([no-define nostdinc foreign 1.12.2])
16RTEMS_BSP_CONFIGURE
17
18
19
20RTEMS_BSPOPTS_SET([BSP_START_RESET_VECTOR],[*],[])
21RTEMS_BSPOPTS_HELP([BSP_START_RESET_VECTOR],[reset vector address for BSP start])
22
23RTEMS_BSPOPTS_SET([BSP_DATA_CACHE_ENABLED],[*qemu],[])
24RTEMS_BSPOPTS_SET([BSP_DATA_CACHE_ENABLED],[*],[1])
25RTEMS_BSPOPTS_HELP([BSP_DATA_CACHE_ENABLED],[enable data cache])
26
27RTEMS_BSPOPTS_SET([BSP_INSTRUCTION_CACHE_ENABLED],[*qemu],[])
28RTEMS_BSPOPTS_SET([BSP_INSTRUCTION_CACHE_ENABLED],[*],[1])
29RTEMS_BSPOPTS_HELP([BSP_INSTRUCTION_CACHE_ENABLED],[enable instruction cache])
30
31RTEMS_BSPOPTS_SET([BSP_ARM_A9MPCORE_PERIPHCLK],[xilinx_zynq_zc702*],[333333333U])
32RTEMS_BSPOPTS_SET([BSP_ARM_A9MPCORE_PERIPHCLK],[xilinx_zynq_zedboard*],[666666667U])
33RTEMS_BSPOPTS_SET([BSP_ARM_A9MPCORE_PERIPHCLK],[*],[100000000U])
34RTEMS_BSPOPTS_HELP([BSP_ARM_A9MPCORE_PERIPHCLK],[ARM Cortex-A9 MPCore PERIPHCLK clock frequency in Hz])
35
36RTEMS_BSPOPTS_SET([ZYNQ_CLOCK_UART],[xilinx_zynq_zc702*],[50000000UL])
37RTEMS_BSPOPTS_SET([ZYNQ_CLOCK_UART],[xilinx_zynq_zedboard*],[50000000UL])
38RTEMS_BSPOPTS_SET([ZYNQ_CLOCK_UART],[*],[50000000UL])
39RTEMS_BSPOPTS_HELP([ZYNQ_CLOCK_UART],[Zynq UART clock frequency in Hz])
40
41RTEMS_BSPOPTS_SET([ZYNQ_CLOCK_CPU_1X],[xilinx_zynq_zc702*],[111111111U])
42RTEMS_BSPOPTS_SET([ZYNQ_CLOCK_CPU_1X],[xilinx_zynq_zedboard*],[111111111U])
43RTEMS_BSPOPTS_SET([ZYNQ_CLOCK_CPU_1X],[*],[111111111U])
44RTEMS_BSPOPTS_HELP([ZYNQ_CLOCK_CPU_1X],[Zynq cpu_1x clock frequency in Hz])
45
46USE_FAST_IDLE=0
47AS_IF([test "x${RTEMS_BSP}" == xxilinx_zynq_a9_qemu], [USE_FAST_IDLE=1])
48
49RTEMS_BSPOPTS_SET([CLOCK_DRIVER_USE_FAST_IDLE],[*qemu],[${USE_FAST_IDLE}])
50RTEMS_BSPOPTS_HELP([CLOCK_DRIVER_USE_FAST_IDLE],
51[This sets a mode where the time runs as fast as possible when a clock ISR
52occurs while the IDLE thread is executing.  This can significantly reduce
53simulation times.])
54
55RTEMS_BSPOPTS_SET([BSP_CONSOLE_MINOR],[*],[1])
56RTEMS_BSPOPTS_HELP([BSP_CONSOLE_MINOR],[minor number of console device])
57
58RTEMS_BSPOPTS_SET([ZYNQ_CONSOLE_USE_INTERRUPTS],[*],[1])
59RTEMS_BSPOPTS_HELP([ZYNQ_CONSOLE_USE_INTERRUPTS],[use interrupt driven mode for console devices (used by default)])
60
61#
62# Zynq Memory map can be controlled from the configure command line. Use ...
63#
64#   ..../configure --target=arm-rtems4.11 ... BSP_ZYNQ_RAM_LENGTH=256M
65#
66RTEMS_BSPOPTS_SET([BSP_ZYNQ_RAM_LENGTH],[xilinx_zynq_a9_qemu],[256M])
67RTEMS_BSPOPTS_SET([BSP_ZYNQ_RAM_LENGTH],[xilinx_zynq_zc702],[1024M])
68RTEMS_BSPOPTS_SET([BSP_ZYNQ_RAM_LENGTH],[xilinx_zynq_zc706],[1024M])
69RTEMS_BSPOPTS_SET([BSP_ZYNQ_RAM_LENGTH],[xilinx_zynq_zedboard],[512M])
70RTEMS_BSPOPTS_SET([BSP_ZYNQ_RAM_LENGTH],[*],[256M])
71RTEMS_BSPOPTS_HELP([BSP_ZYNQ_RAM_LENGTH],[override a BSP's default RAM length])
72
73RTEMS_BSPOPTS_SET([BSP_ZYNQ_NOCACHE_LENGTH],[*],[1M])
74RTEMS_BSPOPTS_HELP([BSP_ZYNQ_NOCACHE_LENGTH],[length of nocache RAM region])
75
76AS_IF([test "x${RTEMS_BSP}" == xxilinx_zynq_a9_qemu],
77      [ZYNQ_RAM_ORIGIN="0x00000000"
78       ZYNQ_RAM_MMU="0x0fffc000"
79       ZYNQ_RAM_MMU_LENGTH="16k"
80       ZYNQ_RAM_ORIGIN_AVAILABLE="${ZYNQ_RAM_ORIGIN}"
81       ZYNQ_RAM_LENGTH_AVAILABLE="${BSP_ZYNQ_RAM_LENGTH} - 16k"
82       ZYNQ_RAM_INT_0_ORIGIN="0x00000000"
83       ZYNQ_RAM_INT_0_LENGTH="64k + 64k + 64k"
84       ZYNQ_RAM_INT_1_ORIGIN="0xFFFF0000"
85       ZYNQ_RAM_INT_1_LENGTH="64k - 512"])
86
87AS_IF([test "x${RTEMS_BSP}" == xxilinx_zynq_zc702],
88      [ZYNQ_RAM_ORIGIN="0x00100000"
89       ZYNQ_RAM_MMU="${ZYNQ_RAM_ORIGIN}"
90       ZYNQ_RAM_MMU_LENGTH="16k"
91       ZYNQ_RAM_ORIGIN_AVAILABLE="${ZYNQ_RAM_ORIGIN} + 0x00004000"
92       ZYNQ_RAM_LENGTH_AVAILABLE="${BSP_ZYNQ_RAM_LENGTH} - 1M - 16k"
93       ZYNQ_RAM_INT_0_ORIGIN="0x00000000"
94       ZYNQ_RAM_INT_0_LENGTH="64k + 64k + 64k"
95       ZYNQ_RAM_INT_1_ORIGIN="0xFFFF0000"
96       ZYNQ_RAM_INT_1_LENGTH="64k - 512"])
97
98AS_IF([test "x${RTEMS_BSP}" == xxilinx_zynq_zc706],
99      [ZYNQ_RAM_ORIGIN="0x00400000"
100       ZYNQ_RAM_MMU="${ZYNQ_RAM_ORIGIN}"
101       ZYNQ_RAM_MMU_LENGTH="16k"
102       ZYNQ_RAM_ORIGIN_AVAILABLE="${ZYNQ_RAM_ORIGIN} + 0x00004000"
103       ZYNQ_RAM_LENGTH_AVAILABLE="${BSP_ZYNQ_RAM_LENGTH} - 4M - 16k"
104       ZYNQ_RAM_INT_0_ORIGIN="0x00000000"
105       ZYNQ_RAM_INT_0_LENGTH="64k + 64k + 64k"
106       ZYNQ_RAM_INT_1_ORIGIN="0xFFFF0000"
107       ZYNQ_RAM_INT_1_LENGTH="64k - 512"])
108
109AS_IF([test "x${RTEMS_BSP}" == xxilinx_zynq_zedboard],
110      [ZYNQ_RAM_ORIGIN="0x00100000"
111       ZYNQ_RAM_MMU="${ZYNQ_RAM_ORIGIN}"
112       ZYNQ_RAM_MMU_LENGTH="16k"
113       ZYNQ_RAM_ORIGIN_AVAILABLE="${ZYNQ_RAM_ORIGIN} + 0x00004000"
114       ZYNQ_RAM_LENGTH_AVAILABLE="${BSP_ZYNQ_RAM_LENGTH} - 1M - 16k"
115       ZYNQ_RAM_INT_0_ORIGIN="0x00000000"
116       ZYNQ_RAM_INT_0_LENGTH="64k + 64k + 64k"
117       ZYNQ_RAM_INT_1_ORIGIN="0xFFFF0000"
118       ZYNQ_RAM_INT_1_LENGTH="64k - 512"])
119
120AC_DEFUN([ZYNQ_LINKCMD],[
121AC_ARG_VAR([$1],[$2; default $3])dnl
122[$1]=[$]{[$1]:-[$3]}
123])
124
125ZYNQ_LINKCMD([ZYNQ_RAM_ORIGIN],[normal RAM region origin],[${ZYNQ_RAM_ORIGIN}])
126ZYNQ_LINKCMD([ZYNQ_RAM_LENGTH],[normal RAM region length],[${BSP_ZYNQ_RAM_LENGTH}])
127ZYNQ_LINKCMD([ZYNQ_RAM_MMU],[MMU region origin],[${ZYNQ_RAM_MMU}])
128ZYNQ_LINKCMD([ZYNQ_RAM_MMU_LENGTH],[MMU region length],[${ZYNQ_RAM_MMU_LENGTH}])
129ZYNQ_LINKCMD([ZYNQ_RAM_ORIGIN_AVAILABLE],[origin of available RAM],[${ZYNQ_RAM_ORIGIN_AVAILABLE}])
130ZYNQ_LINKCMD([ZYNQ_RAM_LENGTH_AVAILABLE],[length of available RAM],[${ZYNQ_RAM_LENGTH_AVAILABLE}])
131ZYNQ_LINKCMD([ZYNQ_RAM_NOCACHE_LENGTH],[length of nocache RAM region],[${BSP_ZYNQ_NOCACHE_LENGTH}])
132ZYNQ_LINKCMD([ZYNQ_RAM_INT_0_ORIGIN],[internal 0 RAM region origin],[${ZYNQ_RAM_INT_0_ORIGIN}])
133ZYNQ_LINKCMD([ZYNQ_RAM_INT_0_LENGTH],[internal 0 RAM region length],[${ZYNQ_RAM_INT_0_LENGTH}])
134ZYNQ_LINKCMD([ZYNQ_RAM_INT_1_ORIGIN],[internal 1 RAM region origin],[${ZYNQ_RAM_INT_1_ORIGIN}])
135ZYNQ_LINKCMD([ZYNQ_RAM_INT_1_LENGTH],[internal 1 RAM region length],[${ZYNQ_RAM_INT_1_LENGTH}])
136
137RTEMS_BSP_CLEANUP_OPTIONS
138
139AC_CONFIG_FILES([
140Makefile
141linkcmds:../../../../../../bsps/arm/xilinx-zynq/start/linkcmds.in])
142AC_OUTPUT
Note: See TracBrowser for help on using the repository browser.