source: rtems/c/src/lib/libbsp/arm/xilinx-zynq/configure.ac @ a0663b2

5
Last change on this file since a0663b2 was a0663b2, checked in by Joel Sherrill <joel@…>, on 11/21/17 at 19:27:31

libbsp/*/*/configure.ac: Remove references to bsp_specs in AC_CONFIG_SRCDIR

Updates #3250.

  • Property mode set to 100644
File size: 6.4 KB
Line 
1##
2#
3# @file
4#
5# @brief Configure script of LibBSP for the Xilinx Zynq platform.
6#
7
8AC_PREREQ([2.69])
9AC_INIT([rtems-c-src-lib-libbsp-arm-xilinx-zynq-a9],[_RTEMS_VERSION],[https://devel.rtems.org/newticket])
10AC_CONFIG_SRCDIR([make/custom/xilinx_zynq_a9_qemu.cfg])
11RTEMS_TOP(../../../../../..)
12
13RTEMS_CANONICAL_TARGET_CPU
14AM_INIT_AUTOMAKE([no-define nostdinc foreign 1.12.2])
15RTEMS_BSP_CONFIGURE
16
17RTEMS_PROG_CC_FOR_TARGET
18RTEMS_CANONICALIZE_TOOLS
19RTEMS_PROG_CCAS
20
21RTEMS_CHECK_NETWORKING
22AM_CONDITIONAL(HAS_NETWORKING,test "$HAS_NETWORKING" = "yes")
23
24RTEMS_BSPOPTS_SET([BSP_START_RESET_VECTOR],[*],[])
25RTEMS_BSPOPTS_HELP([BSP_START_RESET_VECTOR],[reset vector address for BSP start])
26
27RTEMS_BSPOPTS_SET([BSP_DATA_CACHE_ENABLED],[*qemu],[])
28RTEMS_BSPOPTS_SET([BSP_DATA_CACHE_ENABLED],[*],[1])
29RTEMS_BSPOPTS_HELP([BSP_DATA_CACHE_ENABLED],[enable data cache])
30
31RTEMS_BSPOPTS_SET([BSP_INSTRUCTION_CACHE_ENABLED],[*qemu],[])
32RTEMS_BSPOPTS_SET([BSP_INSTRUCTION_CACHE_ENABLED],[*],[1])
33RTEMS_BSPOPTS_HELP([BSP_INSTRUCTION_CACHE_ENABLED],[enable instruction cache])
34
35RTEMS_BSPOPTS_SET([BSP_ARM_A9MPCORE_PERIPHCLK],[xilinx_zynq_zc702*],[333333333U])
36RTEMS_BSPOPTS_SET([BSP_ARM_A9MPCORE_PERIPHCLK],[xilinx_zynq_zedboard*],[666666667U])
37RTEMS_BSPOPTS_SET([BSP_ARM_A9MPCORE_PERIPHCLK],[*],[100000000U])
38RTEMS_BSPOPTS_HELP([BSP_ARM_A9MPCORE_PERIPHCLK],[ARM Cortex-A9 MPCore PERIPHCLK clock frequency in Hz])
39
40RTEMS_BSPOPTS_SET([ZYNQ_CLOCK_UART],[xilinx_zynq_zc702*],[50000000UL])
41RTEMS_BSPOPTS_SET([ZYNQ_CLOCK_UART],[xilinx_zynq_zedboard*],[50000000UL])
42RTEMS_BSPOPTS_SET([ZYNQ_CLOCK_UART],[*],[50000000UL])
43RTEMS_BSPOPTS_HELP([ZYNQ_CLOCK_UART],[Zynq UART clock frequency in Hz])
44
45RTEMS_BSPOPTS_SET([ZYNQ_CLOCK_CPU_1X],[xilinx_zynq_zc702*],[111111111U])
46RTEMS_BSPOPTS_SET([ZYNQ_CLOCK_CPU_1X],[xilinx_zynq_zedboard*],[111111111U])
47RTEMS_BSPOPTS_SET([ZYNQ_CLOCK_CPU_1X],[*],[111111111U])
48RTEMS_BSPOPTS_HELP([ZYNQ_CLOCK_CPU_1X],[Zynq cpu_1x clock frequency in Hz])
49
50USE_FAST_IDLE=0
51AS_IF([test "x${RTEMS_BSP}" == xxilinx_zynq_a9_qemu], [USE_FAST_IDLE=1])
52
53RTEMS_BSPOPTS_SET([CLOCK_DRIVER_USE_FAST_IDLE],[*qemu],[${USE_FAST_IDLE}])
54RTEMS_BSPOPTS_HELP([CLOCK_DRIVER_USE_FAST_IDLE],
55[This sets a mode where the time runs as fast as possible when a clock ISR
56occurs while the IDLE thread is executing.  This can significantly reduce
57simulation times.])
58
59RTEMS_BSPOPTS_SET([BSP_CONSOLE_MINOR],[*],[1])
60RTEMS_BSPOPTS_HELP([BSP_CONSOLE_MINOR],[minor number of console device])
61
62RTEMS_BSPOPTS_SET([ZYNQ_CONSOLE_USE_INTERRUPTS],[*],[1])
63RTEMS_BSPOPTS_HELP([ZYNQ_CONSOLE_USE_INTERRUPTS],[use interrupt driven mode for console devices (used by default)])
64
65ZYNQ_CPUS="1"
66RTEMS_CHECK_SMP
67AM_CONDITIONAL(HAS_SMP,[test "$rtems_cv_HAS_SMP" = "yes"])
68AS_IF([test "$rtems_cv_HAS_SMP" = "yes"],
69      [ZYNQ_CPUS="2"])
70
71#
72# Zynq Memory map can be controlled from the configure command line. Use ...
73#
74#   ..../configure --target=arm-rtems4.11 ... BSP_ZYNQ_RAM_LENGTH=256M
75#
76RTEMS_BSPOPTS_SET([BSP_ZYNQ_RAM_LENGTH],[xilinx_zynq_a9_qemu],[256M])
77RTEMS_BSPOPTS_SET([BSP_ZYNQ_RAM_LENGTH],[xilinx_zynq_zc702],[1024M])
78RTEMS_BSPOPTS_SET([BSP_ZYNQ_RAM_LENGTH],[xilinx_zynq_zc706],[1024M])
79RTEMS_BSPOPTS_SET([BSP_ZYNQ_RAM_LENGTH],[xilinx_zynq_zedboard],[512M])
80RTEMS_BSPOPTS_SET([BSP_ZYNQ_RAM_LENGTH],[*],[256M])
81RTEMS_BSPOPTS_HELP([BSP_ZYNQ_RAM_LENGTH],[override a BSP's default RAM length])
82
83RTEMS_BSPOPTS_SET([BSP_ZYNQ_NOCACHE_LENGTH],[*],[1M])
84RTEMS_BSPOPTS_HELP([BSP_ZYNQ_NOCACHE_LENGTH],[length of nocache RAM region])
85
86AS_IF([test "x${RTEMS_BSP}" == xxilinx_zynq_a9_qemu],
87      [ZYNQ_RAM_ORIGIN="0x00000000"
88       ZYNQ_RAM_MMU="0x0fffc000"
89       ZYNQ_RAM_MMU_LENGTH="16k"
90       ZYNQ_RAM_ORIGIN_AVAILABLE="${ZYNQ_RAM_ORIGIN}"
91       ZYNQ_RAM_LENGTH_AVAILABLE="${BSP_ZYNQ_RAM_LENGTH} - 16k"
92       ZYNQ_RAM_INT_0_ORIGIN="0x00000000"
93       ZYNQ_RAM_INT_0_LENGTH="64k + 64k + 64k"
94       ZYNQ_RAM_INT_1_ORIGIN="0xFFFF0000"
95       ZYNQ_RAM_INT_1_LENGTH="64k - 512"])
96
97AS_IF([test "x${RTEMS_BSP}" == xxilinx_zynq_zc702],
98      [ZYNQ_RAM_ORIGIN="0x00100000"
99       ZYNQ_RAM_MMU="${ZYNQ_RAM_ORIGIN}"
100       ZYNQ_RAM_MMU_LENGTH="16k"
101       ZYNQ_RAM_ORIGIN_AVAILABLE="${ZYNQ_RAM_ORIGIN} + 0x00004000"
102       ZYNQ_RAM_LENGTH_AVAILABLE="${BSP_ZYNQ_RAM_LENGTH} - 1M - 16k"
103       ZYNQ_RAM_INT_0_ORIGIN="0x00000000"
104       ZYNQ_RAM_INT_0_LENGTH="64k + 64k + 64k"
105       ZYNQ_RAM_INT_1_ORIGIN="0xFFFF0000"
106       ZYNQ_RAM_INT_1_LENGTH="64k - 512"])
107
108AS_IF([test "x${RTEMS_BSP}" == xxilinx_zynq_zc706],
109      [ZYNQ_RAM_ORIGIN="0x00400000"
110       ZYNQ_RAM_MMU="${ZYNQ_RAM_ORIGIN}"
111       ZYNQ_RAM_MMU_LENGTH="16k"
112       ZYNQ_RAM_ORIGIN_AVAILABLE="${ZYNQ_RAM_ORIGIN} + 0x00004000"
113       ZYNQ_RAM_LENGTH_AVAILABLE="${BSP_ZYNQ_RAM_LENGTH} - 4M - 16k"
114       ZYNQ_RAM_INT_0_ORIGIN="0x00000000"
115       ZYNQ_RAM_INT_0_LENGTH="64k + 64k + 64k"
116       ZYNQ_RAM_INT_1_ORIGIN="0xFFFF0000"
117       ZYNQ_RAM_INT_1_LENGTH="64k - 512"])
118
119AS_IF([test "x${RTEMS_BSP}" == xxilinx_zynq_zedboard],
120      [ZYNQ_RAM_ORIGIN="0x00100000"
121       ZYNQ_RAM_MMU="${ZYNQ_RAM_ORIGIN}"
122       ZYNQ_RAM_MMU_LENGTH="16k"
123       ZYNQ_RAM_ORIGIN_AVAILABLE="${ZYNQ_RAM_ORIGIN} + 0x00004000"
124       ZYNQ_RAM_LENGTH_AVAILABLE="${BSP_ZYNQ_RAM_LENGTH} - 1M - 16k"
125       ZYNQ_RAM_INT_0_ORIGIN="0x00000000"
126       ZYNQ_RAM_INT_0_LENGTH="64k + 64k + 64k"
127       ZYNQ_RAM_INT_1_ORIGIN="0xFFFF0000"
128       ZYNQ_RAM_INT_1_LENGTH="64k - 512"])
129
130AC_DEFUN([ZYNQ_LINKCMD],[
131AC_ARG_VAR([$1],[$2; default $3])dnl
132[$1]=[$]{[$1]:-[$3]}
133])
134
135ZYNQ_LINKCMD([ZYNQ_CPUS],[Number of active cores],[${ZYNQ_CPUS}])
136ZYNQ_LINKCMD([ZYNQ_RAM_ORIGIN],[normal RAM region origin],[${ZYNQ_RAM_ORIGIN}])
137ZYNQ_LINKCMD([ZYNQ_RAM_LENGTH],[normal RAM region length],[${BSP_ZYNQ_RAM_LENGTH}])
138ZYNQ_LINKCMD([ZYNQ_RAM_MMU],[MMU region origin],[${ZYNQ_RAM_MMU}])
139ZYNQ_LINKCMD([ZYNQ_RAM_MMU_LENGTH],[MMU region length],[${ZYNQ_RAM_MMU_LENGTH}])
140ZYNQ_LINKCMD([ZYNQ_RAM_ORIGIN_AVAILABLE],[origin of available RAM],[${ZYNQ_RAM_ORIGIN_AVAILABLE}])
141ZYNQ_LINKCMD([ZYNQ_RAM_LENGTH_AVAILABLE],[length of available RAM],[${ZYNQ_RAM_LENGTH_AVAILABLE}])
142ZYNQ_LINKCMD([ZYNQ_RAM_NOCACHE_LENGTH],[length of nocache RAM region],[${BSP_ZYNQ_NOCACHE_LENGTH}])
143ZYNQ_LINKCMD([ZYNQ_RAM_INT_0_ORIGIN],[internal 0 RAM region origin],[${ZYNQ_RAM_INT_0_ORIGIN}])
144ZYNQ_LINKCMD([ZYNQ_RAM_INT_0_LENGTH],[internal 0 RAM region length],[${ZYNQ_RAM_INT_0_LENGTH}])
145ZYNQ_LINKCMD([ZYNQ_RAM_INT_1_ORIGIN],[internal 1 RAM region origin],[${ZYNQ_RAM_INT_1_ORIGIN}])
146ZYNQ_LINKCMD([ZYNQ_RAM_INT_1_LENGTH],[internal 1 RAM region length],[${ZYNQ_RAM_INT_1_LENGTH}])
147
148RTEMS_BSP_CLEANUP_OPTIONS
149
150AC_CONFIG_FILES([
151Makefile
152startup/linkcmds])
153AC_OUTPUT
Note: See TracBrowser for help on using the repository browser.