source: rtems/c/src/lib/libbsp/arm/xilinx-zynq/configure.ac @ 8621ed38

5
Last change on this file since 8621ed38 was 8621ed38, checked in by Sebastian Huber <sebastian.huber@…>, on 04/03/18 at 05:28:03

bsps: Move config macros to RTEMS_BSP_CONFIGURE

Provide HAS_NETWORKING and HAS_SMP Automake conditionals for all BSPs.

This patch is a part of the BSP source reorganization.

Update #3285.

  • Property mode set to 100644
File size: 6.3 KB
Line 
1##
2#
3# @file
4#
5# @brief Configure script of LibBSP for the Xilinx Zynq platform.
6#
7
8AC_PREREQ([2.69])
9AC_INIT([rtems-c-src-lib-libbsp-arm-xilinx-zynq-a9],[_RTEMS_VERSION],[https://devel.rtems.org/newticket])
10AC_CONFIG_SRCDIR([make/custom/xilinx_zynq_a9_qemu.cfg])
11RTEMS_TOP(../../../../../..)
12RTEMS_SOURCE_TOP
13RTEMS_BUILD_TOP
14
15RTEMS_CANONICAL_TARGET_CPU
16AM_INIT_AUTOMAKE([no-define nostdinc foreign 1.12.2])
17RTEMS_BSP_CONFIGURE
18
19
20
21RTEMS_BSPOPTS_SET([BSP_START_RESET_VECTOR],[*],[])
22RTEMS_BSPOPTS_HELP([BSP_START_RESET_VECTOR],[reset vector address for BSP start])
23
24RTEMS_BSPOPTS_SET([BSP_DATA_CACHE_ENABLED],[*qemu],[])
25RTEMS_BSPOPTS_SET([BSP_DATA_CACHE_ENABLED],[*],[1])
26RTEMS_BSPOPTS_HELP([BSP_DATA_CACHE_ENABLED],[enable data cache])
27
28RTEMS_BSPOPTS_SET([BSP_INSTRUCTION_CACHE_ENABLED],[*qemu],[])
29RTEMS_BSPOPTS_SET([BSP_INSTRUCTION_CACHE_ENABLED],[*],[1])
30RTEMS_BSPOPTS_HELP([BSP_INSTRUCTION_CACHE_ENABLED],[enable instruction cache])
31
32RTEMS_BSPOPTS_SET([BSP_ARM_A9MPCORE_PERIPHCLK],[xilinx_zynq_zc702*],[333333333U])
33RTEMS_BSPOPTS_SET([BSP_ARM_A9MPCORE_PERIPHCLK],[xilinx_zynq_zedboard*],[666666667U])
34RTEMS_BSPOPTS_SET([BSP_ARM_A9MPCORE_PERIPHCLK],[*],[100000000U])
35RTEMS_BSPOPTS_HELP([BSP_ARM_A9MPCORE_PERIPHCLK],[ARM Cortex-A9 MPCore PERIPHCLK clock frequency in Hz])
36
37RTEMS_BSPOPTS_SET([ZYNQ_CLOCK_UART],[xilinx_zynq_zc702*],[50000000UL])
38RTEMS_BSPOPTS_SET([ZYNQ_CLOCK_UART],[xilinx_zynq_zedboard*],[50000000UL])
39RTEMS_BSPOPTS_SET([ZYNQ_CLOCK_UART],[*],[50000000UL])
40RTEMS_BSPOPTS_HELP([ZYNQ_CLOCK_UART],[Zynq UART clock frequency in Hz])
41
42RTEMS_BSPOPTS_SET([ZYNQ_CLOCK_CPU_1X],[xilinx_zynq_zc702*],[111111111U])
43RTEMS_BSPOPTS_SET([ZYNQ_CLOCK_CPU_1X],[xilinx_zynq_zedboard*],[111111111U])
44RTEMS_BSPOPTS_SET([ZYNQ_CLOCK_CPU_1X],[*],[111111111U])
45RTEMS_BSPOPTS_HELP([ZYNQ_CLOCK_CPU_1X],[Zynq cpu_1x clock frequency in Hz])
46
47USE_FAST_IDLE=0
48AS_IF([test "x${RTEMS_BSP}" == xxilinx_zynq_a9_qemu], [USE_FAST_IDLE=1])
49
50RTEMS_BSPOPTS_SET([CLOCK_DRIVER_USE_FAST_IDLE],[*qemu],[${USE_FAST_IDLE}])
51RTEMS_BSPOPTS_HELP([CLOCK_DRIVER_USE_FAST_IDLE],
52[This sets a mode where the time runs as fast as possible when a clock ISR
53occurs while the IDLE thread is executing.  This can significantly reduce
54simulation times.])
55
56RTEMS_BSPOPTS_SET([BSP_CONSOLE_MINOR],[*],[1])
57RTEMS_BSPOPTS_HELP([BSP_CONSOLE_MINOR],[minor number of console device])
58
59RTEMS_BSPOPTS_SET([ZYNQ_CONSOLE_USE_INTERRUPTS],[*],[1])
60RTEMS_BSPOPTS_HELP([ZYNQ_CONSOLE_USE_INTERRUPTS],[use interrupt driven mode for console devices (used by default)])
61
62ZYNQ_CPUS="1"
63AS_IF([test "$rtems_cv_HAS_SMP" = "yes"],
64      [ZYNQ_CPUS="2"])
65
66#
67# Zynq Memory map can be controlled from the configure command line. Use ...
68#
69#   ..../configure --target=arm-rtems4.11 ... BSP_ZYNQ_RAM_LENGTH=256M
70#
71RTEMS_BSPOPTS_SET([BSP_ZYNQ_RAM_LENGTH],[xilinx_zynq_a9_qemu],[256M])
72RTEMS_BSPOPTS_SET([BSP_ZYNQ_RAM_LENGTH],[xilinx_zynq_zc702],[1024M])
73RTEMS_BSPOPTS_SET([BSP_ZYNQ_RAM_LENGTH],[xilinx_zynq_zc706],[1024M])
74RTEMS_BSPOPTS_SET([BSP_ZYNQ_RAM_LENGTH],[xilinx_zynq_zedboard],[512M])
75RTEMS_BSPOPTS_SET([BSP_ZYNQ_RAM_LENGTH],[*],[256M])
76RTEMS_BSPOPTS_HELP([BSP_ZYNQ_RAM_LENGTH],[override a BSP's default RAM length])
77
78RTEMS_BSPOPTS_SET([BSP_ZYNQ_NOCACHE_LENGTH],[*],[1M])
79RTEMS_BSPOPTS_HELP([BSP_ZYNQ_NOCACHE_LENGTH],[length of nocache RAM region])
80
81AS_IF([test "x${RTEMS_BSP}" == xxilinx_zynq_a9_qemu],
82      [ZYNQ_RAM_ORIGIN="0x00000000"
83       ZYNQ_RAM_MMU="0x0fffc000"
84       ZYNQ_RAM_MMU_LENGTH="16k"
85       ZYNQ_RAM_ORIGIN_AVAILABLE="${ZYNQ_RAM_ORIGIN}"
86       ZYNQ_RAM_LENGTH_AVAILABLE="${BSP_ZYNQ_RAM_LENGTH} - 16k"
87       ZYNQ_RAM_INT_0_ORIGIN="0x00000000"
88       ZYNQ_RAM_INT_0_LENGTH="64k + 64k + 64k"
89       ZYNQ_RAM_INT_1_ORIGIN="0xFFFF0000"
90       ZYNQ_RAM_INT_1_LENGTH="64k - 512"])
91
92AS_IF([test "x${RTEMS_BSP}" == xxilinx_zynq_zc702],
93      [ZYNQ_RAM_ORIGIN="0x00100000"
94       ZYNQ_RAM_MMU="${ZYNQ_RAM_ORIGIN}"
95       ZYNQ_RAM_MMU_LENGTH="16k"
96       ZYNQ_RAM_ORIGIN_AVAILABLE="${ZYNQ_RAM_ORIGIN} + 0x00004000"
97       ZYNQ_RAM_LENGTH_AVAILABLE="${BSP_ZYNQ_RAM_LENGTH} - 1M - 16k"
98       ZYNQ_RAM_INT_0_ORIGIN="0x00000000"
99       ZYNQ_RAM_INT_0_LENGTH="64k + 64k + 64k"
100       ZYNQ_RAM_INT_1_ORIGIN="0xFFFF0000"
101       ZYNQ_RAM_INT_1_LENGTH="64k - 512"])
102
103AS_IF([test "x${RTEMS_BSP}" == xxilinx_zynq_zc706],
104      [ZYNQ_RAM_ORIGIN="0x00400000"
105       ZYNQ_RAM_MMU="${ZYNQ_RAM_ORIGIN}"
106       ZYNQ_RAM_MMU_LENGTH="16k"
107       ZYNQ_RAM_ORIGIN_AVAILABLE="${ZYNQ_RAM_ORIGIN} + 0x00004000"
108       ZYNQ_RAM_LENGTH_AVAILABLE="${BSP_ZYNQ_RAM_LENGTH} - 4M - 16k"
109       ZYNQ_RAM_INT_0_ORIGIN="0x00000000"
110       ZYNQ_RAM_INT_0_LENGTH="64k + 64k + 64k"
111       ZYNQ_RAM_INT_1_ORIGIN="0xFFFF0000"
112       ZYNQ_RAM_INT_1_LENGTH="64k - 512"])
113
114AS_IF([test "x${RTEMS_BSP}" == xxilinx_zynq_zedboard],
115      [ZYNQ_RAM_ORIGIN="0x00100000"
116       ZYNQ_RAM_MMU="${ZYNQ_RAM_ORIGIN}"
117       ZYNQ_RAM_MMU_LENGTH="16k"
118       ZYNQ_RAM_ORIGIN_AVAILABLE="${ZYNQ_RAM_ORIGIN} + 0x00004000"
119       ZYNQ_RAM_LENGTH_AVAILABLE="${BSP_ZYNQ_RAM_LENGTH} - 1M - 16k"
120       ZYNQ_RAM_INT_0_ORIGIN="0x00000000"
121       ZYNQ_RAM_INT_0_LENGTH="64k + 64k + 64k"
122       ZYNQ_RAM_INT_1_ORIGIN="0xFFFF0000"
123       ZYNQ_RAM_INT_1_LENGTH="64k - 512"])
124
125AC_DEFUN([ZYNQ_LINKCMD],[
126AC_ARG_VAR([$1],[$2; default $3])dnl
127[$1]=[$]{[$1]:-[$3]}
128])
129
130ZYNQ_LINKCMD([ZYNQ_CPUS],[Number of active cores],[${ZYNQ_CPUS}])
131ZYNQ_LINKCMD([ZYNQ_RAM_ORIGIN],[normal RAM region origin],[${ZYNQ_RAM_ORIGIN}])
132ZYNQ_LINKCMD([ZYNQ_RAM_LENGTH],[normal RAM region length],[${BSP_ZYNQ_RAM_LENGTH}])
133ZYNQ_LINKCMD([ZYNQ_RAM_MMU],[MMU region origin],[${ZYNQ_RAM_MMU}])
134ZYNQ_LINKCMD([ZYNQ_RAM_MMU_LENGTH],[MMU region length],[${ZYNQ_RAM_MMU_LENGTH}])
135ZYNQ_LINKCMD([ZYNQ_RAM_ORIGIN_AVAILABLE],[origin of available RAM],[${ZYNQ_RAM_ORIGIN_AVAILABLE}])
136ZYNQ_LINKCMD([ZYNQ_RAM_LENGTH_AVAILABLE],[length of available RAM],[${ZYNQ_RAM_LENGTH_AVAILABLE}])
137ZYNQ_LINKCMD([ZYNQ_RAM_NOCACHE_LENGTH],[length of nocache RAM region],[${BSP_ZYNQ_NOCACHE_LENGTH}])
138ZYNQ_LINKCMD([ZYNQ_RAM_INT_0_ORIGIN],[internal 0 RAM region origin],[${ZYNQ_RAM_INT_0_ORIGIN}])
139ZYNQ_LINKCMD([ZYNQ_RAM_INT_0_LENGTH],[internal 0 RAM region length],[${ZYNQ_RAM_INT_0_LENGTH}])
140ZYNQ_LINKCMD([ZYNQ_RAM_INT_1_ORIGIN],[internal 1 RAM region origin],[${ZYNQ_RAM_INT_1_ORIGIN}])
141ZYNQ_LINKCMD([ZYNQ_RAM_INT_1_LENGTH],[internal 1 RAM region length],[${ZYNQ_RAM_INT_1_LENGTH}])
142
143RTEMS_BSP_CLEANUP_OPTIONS
144
145AC_CONFIG_FILES([
146Makefile
147linkcmds:startup/linkcmds.in])
148AC_OUTPUT
Note: See TracBrowser for help on using the repository browser.