source: rtems/c/src/exec/score/cpu/a29k/rtems/score/cpu.h @ 2540208

4.104.114.84.95
Last change on this file since 2540208 was 2540208, checked in by Joel Sherrill <joel.sherrill@…>, on 07/05/02 at 18:09:59

2002-07-05 Joel Sherrill <joel@…>

  • rtems/score/cpu.h: Filled in something that was marked XXX.
  • Property mode set to 100644
File size: 32.6 KB
Line 
1/*  cpu.h
2 *
3 *  This include file contains information pertaining to the AMD 29K
4 *  processor.
5 *
6 *  Author:     Craig Lebakken <craigl@transition.com>
7 *
8 *  COPYRIGHT (c) 1996 by Transition Networks Inc.
9 *
10 *  To anyone who acknowledges that this file is provided "AS IS"
11 *  without any express or implied warranty:
12 *      permission to use, copy, modify, and distribute this file
13 *      for any purpose is hereby granted without fee, provided that
14 *      the above copyright notice and this notice appears in all
15 *      copies, and that the name of Transition Networks not be used in
16 *      advertising or publicity pertaining to distribution of the
17 *      software without specific, written prior permission.
18 *      Transition Networks makes no representations about the suitability
19 *      of this software for any purpose.
20 *
21 *  Derived from c/src/exec/score/cpu/no_cpu/cpu_asm.c:
22 *
23 *  COPYRIGHT (c) 1989-1999.
24 *  On-Line Applications Research Corporation (OAR).
25 *
26 *  The license and distribution terms for this file may be
27 *  found in the file LICENSE in this distribution or at
28 *  http://www.OARcorp.com/rtems/license.html.
29 *
30 *  $Id$
31 */
32/* @(#)cpu.h    10/21/96        1.11 */
33
34#ifndef __CPU_h
35#define __CPU_h
36
37#ifdef __cplusplus
38extern "C" {
39#endif
40
41#include <rtems/score/a29k.h>                /* pick up machine definitions */
42#ifndef ASM
43#include <rtems/score/types.h>
44#endif
45
46extern unsigned int a29k_disable( void );
47extern void a29k_enable( unsigned int cookie );
48extern unsigned int a29k_getops( void );
49extern void a29k_getops_sup( void );
50extern void a29k_disable_sup( void );
51extern void a29k_enable_sup( void );
52extern void a29k_disable_all( void );
53extern void a29k_disable_all_sup( void );
54extern void a29k_enable_all( void );
55extern void a29k_enable_all_sup( void );
56extern void a29k_halt( void );
57extern void a29k_fatal_error( unsigned32 error );
58extern void a29k_as70( void );
59extern void a29k_super_mode( void );
60extern void a29k_context_switch_sup(void);
61extern void a29k_context_restore_sup(void);
62extern void a29k_context_save_sup(void);
63extern void a29k_sigdfl_sup(void);
64
65/* conditional compilation parameters */
66
67/*
68 *  Should the calls to _Thread_Enable_dispatch be inlined?
69 *
70 *  If TRUE, then they are inlined.
71 *  If FALSE, then a subroutine call is made.
72 *
73 *  Basically this is an example of the classic trade-off of size
74 *  versus speed.  Inlining the call (TRUE) typically increases the
75 *  size of RTEMS while speeding up the enabling of dispatching.
76 *  [NOTE: In general, the _Thread_Dispatch_disable_level will
77 *  only be 0 or 1 unless you are in an interrupt handler and that
78 *  interrupt handler invokes the executive.]  When not inlined
79 *  something calls _Thread_Enable_dispatch which in turns calls
80 *  _Thread_Dispatch.  If the enable dispatch is inlined, then
81 *  one subroutine call is avoided entirely.]
82 */
83
84#define CPU_INLINE_ENABLE_DISPATCH       TRUE
85
86/*
87 *  Should the body of the search loops in _Thread_queue_Enqueue_priority
88 *  be unrolled one time?  In unrolled each iteration of the loop examines
89 *  two "nodes" on the chain being searched.  Otherwise, only one node
90 *  is examined per iteration.
91 *
92 *  If TRUE, then the loops are unrolled.
93 *  If FALSE, then the loops are not unrolled.
94 *
95 *  The primary factor in making this decision is the cost of disabling
96 *  and enabling interrupts (_ISR_Flash) versus the cost of rest of the
97 *  body of the loop.  On some CPUs, the flash is more expensive than
98 *  one iteration of the loop body.  In this case, it might be desirable
99 *  to unroll the loop.  It is important to note that on some CPUs, this
100 *  code is the longest interrupt disable period in RTEMS.  So it is
101 *  necessary to strike a balance when setting this parameter.
102 */
103
104#define CPU_UNROLL_ENQUEUE_PRIORITY      TRUE
105
106/*
107 *  Does RTEMS manage a dedicated interrupt stack in software?
108 *
109 *  If TRUE, then a stack is allocated in _ISR_Handler_initialization.
110 *  If FALSE, nothing is done.
111 *
112 *  If the CPU supports a dedicated interrupt stack in hardware,
113 *  then it is generally the responsibility of the BSP to allocate it
114 *  and set it up.
115 *
116 *  If the CPU does not support a dedicated interrupt stack, then
117 *  the porter has two options: (1) execute interrupts on the
118 *  stack of the interrupted task, and (2) have RTEMS manage a dedicated
119 *  interrupt stack.
120 *
121 *  If this is TRUE, CPU_ALLOCATE_INTERRUPT_STACK should also be TRUE.
122 *
123 *  Only one of CPU_HAS_SOFTWARE_INTERRUPT_STACK and
124 *  CPU_HAS_HARDWARE_INTERRUPT_STACK should be set to TRUE.  It is
125 *  possible that both are FALSE for a particular CPU.  Although it
126 *  is unclear what that would imply about the interrupt processing
127 *  procedure on that CPU.
128 */
129
130#define CPU_HAS_SOFTWARE_INTERRUPT_STACK FALSE
131
132/*
133 *  Does this CPU have hardware support for a dedicated interrupt stack?
134 *
135 *  If TRUE, then it must be installed during initialization.
136 *  If FALSE, then no installation is performed.
137 *
138 *  If this is TRUE, CPU_ALLOCATE_INTERRUPT_STACK should also be TRUE.
139 *
140 *  Only one of CPU_HAS_SOFTWARE_INTERRUPT_STACK and
141 *  CPU_HAS_HARDWARE_INTERRUPT_STACK should be set to TRUE.  It is
142 *  possible that both are FALSE for a particular CPU.  Although it
143 *  is unclear what that would imply about the interrupt processing
144 *  procedure on that CPU.
145 */
146
147#define CPU_HAS_HARDWARE_INTERRUPT_STACK FALSE
148
149/*
150 *  Does RTEMS allocate a dedicated interrupt stack in the Interrupt Manager?
151 *
152 *  If TRUE, then the memory is allocated during initialization.
153 *  If FALSE, then the memory is allocated during initialization.
154 *
155 *  This should be TRUE is CPU_HAS_SOFTWARE_INTERRUPT_STACK is TRUE
156 *  or CPU_INSTALL_HARDWARE_INTERRUPT_STACK is TRUE.
157 */
158
159#define CPU_ALLOCATE_INTERRUPT_STACK FALSE
160
161/*
162 *  Does the RTEMS invoke the user's ISR with the vector number and
163 *  a pointer to the saved interrupt frame (1) or just the vector
164 *  number (0)?
165 */
166
167#define CPU_ISR_PASSES_FRAME_POINTER 0
168
169/*
170 *  Does the CPU have hardware floating point?
171 *
172 *  If TRUE, then the RTEMS_FLOATING_POINT task attribute is supported.
173 *  If FALSE, then the RTEMS_FLOATING_POINT task attribute is ignored.
174 *
175 *  If there is a FP coprocessor such as the i387 or mc68881, then
176 *  the answer is TRUE.
177 *
178 *  The macro name "NO_CPU_HAS_FPU" should be made CPU specific.
179 *  It indicates whether or not this CPU model has FP support.  For
180 *  example, it would be possible to have an i386_nofp CPU model
181 *  which set this to false to indicate that you have an i386 without
182 *  an i387 and wish to leave floating point support out of RTEMS.
183 */
184
185#if ( A29K_HAS_FPU == 1 )
186#define CPU_HARDWARE_FP     TRUE
187#else
188#define CPU_HARDWARE_FP     FALSE
189#endif
190#define CPU_SOFTWARE_FP     FALSE
191
192/*
193 *  Are all tasks RTEMS_FLOATING_POINT tasks implicitly?
194 *
195 *  If TRUE, then the RTEMS_FLOATING_POINT task attribute is assumed.
196 *  If FALSE, then the RTEMS_FLOATING_POINT task attribute is followed.
197 *
198 *  So far, the only CPU in which this option has been used is the
199 *  HP PA-RISC.  The HP C compiler and gcc both implicitly use the
200 *  floating point registers to perform integer multiplies.  If
201 *  a function which you would not think utilize the FP unit DOES,
202 *  then one can not easily predict which tasks will use the FP hardware.
203 *  In this case, this option should be TRUE.
204 *
205 *  If CPU_HARDWARE_FP is FALSE, then this should be FALSE as well.
206 */
207
208#define CPU_ALL_TASKS_ARE_FP     FALSE
209
210/*
211 *  Should the IDLE task have a floating point context?
212 *
213 *  If TRUE, then the IDLE task is created as a RTEMS_FLOATING_POINT task
214 *  and it has a floating point context which is switched in and out.
215 *  If FALSE, then the IDLE task does not have a floating point context.
216 *
217 *  Setting this to TRUE negatively impacts the time required to preempt
218 *  the IDLE task from an interrupt because the floating point context
219 *  must be saved as part of the preemption.
220 */
221
222#define CPU_IDLE_TASK_IS_FP      FALSE
223
224/*
225 *  Should the saving of the floating point registers be deferred
226 *  until a context switch is made to another different floating point
227 *  task?
228 *
229 *  If TRUE, then the floating point context will not be stored until
230 *  necessary.  It will remain in the floating point registers and not
231 *  disturned until another floating point task is switched to.
232 *
233 *  If FALSE, then the floating point context is saved when a floating
234 *  point task is switched out and restored when the next floating point
235 *  task is restored.  The state of the floating point registers between
236 *  those two operations is not specified.
237 *
238 *  If the floating point context does NOT have to be saved as part of
239 *  interrupt dispatching, then it should be safe to set this to TRUE.
240 *
241 *  Setting this flag to TRUE results in using a different algorithm
242 *  for deciding when to save and restore the floating point context.
243 *  The deferred FP switch algorithm minimizes the number of times
244 *  the FP context is saved and restored.  The FP context is not saved
245 *  until a context switch is made to another, different FP task.
246 *  Thus in a system with only one FP task, the FP context will never
247 *  be saved or restored.
248 */
249
250#define CPU_USE_DEFERRED_FP_SWITCH       TRUE
251
252/*
253 *  Does this port provide a CPU dependent IDLE task implementation?
254 *
255 *  If TRUE, then the routine _CPU_Internal_threads_Idle_thread_body
256 *  must be provided and is the default IDLE thread body instead of
257 *  _Internal_threads_Idle_thread_body.
258 *
259 *  If FALSE, then use the generic IDLE thread body if the BSP does
260 *  not provide one.
261 *
262 *  This is intended to allow for supporting processors which have
263 *  a low power or idle mode.  When the IDLE thread is executed, then
264 *  the CPU can be powered down.
265 *
266 *  The order of precedence for selecting the IDLE thread body is:
267 *
268 *    1.  BSP provided
269 *    2.  CPU dependent (if provided)
270 *    3.  generic (if no BSP and no CPU dependent)
271 */
272
273#define CPU_PROVIDES_IDLE_THREAD_BODY    TRUE
274
275/*
276 *  Does the stack grow up (toward higher addresses) or down
277 *  (toward lower addresses)?
278 *
279 *  If TRUE, then the grows upward.
280 *  If FALSE, then the grows toward smaller addresses.
281 */
282
283#define CPU_STACK_GROWS_UP               FALSE
284
285/*
286 *  The following is the variable attribute used to force alignment
287 *  of critical RTEMS structures.  On some processors it may make
288 *  sense to have these aligned on tighter boundaries than
289 *  the minimum requirements of the compiler in order to have as
290 *  much of the critical data area as possible in a cache line.
291 *
292 *  The placement of this macro in the declaration of the variables
293 *  is based on the syntactically requirements of the GNU C
294 *  "__attribute__" extension.  For example with GNU C, use
295 *  the following to force a structures to a 32 byte boundary.
296 *
297 *      __attribute__ ((aligned (32)))
298 *
299 *  NOTE:  Currently only the Priority Bit Map table uses this feature.
300 *         To benefit from using this, the data must be heavily
301 *         used so it will stay in the cache and used frequently enough
302 *         in the executive to justify turning this on.
303 */
304
305#define CPU_STRUCTURE_ALIGNMENT
306
307/*
308 *  Define what is required to specify how the network to host conversion
309 *  routines are handled.
310 *
311 */
312
313/* #warning "Check these definitions!!!" */
314
315#define CPU_HAS_OWN_HOST_TO_NETWORK_ROUTINES     FALSE
316#define CPU_BIG_ENDIAN                           TRUE
317#define CPU_LITTLE_ENDIAN                        FALSE
318
319/*
320 *  The following defines the number of bits actually used in the
321 *  interrupt field of the task mode.  How those bits map to the
322 *  CPU interrupt levels is defined by the routine _CPU_ISR_Set_level().
323 */
324
325#define CPU_MODES_INTERRUPT_MASK   0x00000001
326
327/*
328 *  Processor defined structures
329 *
330 *  Examples structures include the descriptor tables from the i386
331 *  and the processor control structure on the i960ca.
332 */
333
334/* may need to put some structures here.  */
335
336/*
337 * Contexts
338 *
339 *  Generally there are 2 types of context to save.
340 *     1. Interrupt registers to save
341 *     2. Task level registers to save
342 *
343 *  This means we have the following 3 context items:
344 *     1. task level context stuff::  Context_Control
345 *     2. floating point task stuff:: Context_Control_fp
346 *     3. special interrupt level context :: Context_Control_interrupt
347 *
348 *  On some processors, it is cost-effective to save only the callee
349 *  preserved registers during a task context switch.  This means
350 *  that the ISR code needs to save those registers which do not
351 *  persist across function calls.  It is not mandatory to make this
352 *  distinctions between the caller/callee saves registers for the
353 *  purpose of minimizing context saved during task switch and on interrupts.
354 *  If the cost of saving extra registers is minimal, simplicity is the
355 *  choice.  Save the same context on interrupt entry as for tasks in
356 *  this case.
357 *
358 *  Additionally, if gdb is to be made aware of RTEMS tasks for this CPU, then
359 *  care should be used in designing the context area.
360 *
361 *  On some CPUs with hardware floating point support, the Context_Control_fp
362 *  structure will not be used or it simply consist of an array of a
363 *  fixed number of bytes.   This is done when the floating point context
364 *  is dumped by a "FP save context" type instruction and the format
365 *  is not really defined by the CPU.  In this case, there is no need
366 *  to figure out the exact format -- only the size.  Of course, although
367 *  this is enough information for RTEMS, it is probably not enough for
368 *  a debugger such as gdb.  But that is another problem.
369 */
370
371typedef struct {
372    unsigned32 signal;
373    unsigned32 gr1;
374    unsigned32 rab;
375    unsigned32 PC0;
376    unsigned32 PC1;
377    unsigned32 PC2;
378    unsigned32 CHA;
379    unsigned32 CHD;
380    unsigned32 CHC;
381    unsigned32 ALU;
382    unsigned32 OPS;
383    unsigned32 tav;
384    unsigned32 lr1;
385    unsigned32 rfb;
386    unsigned32 msp;
387
388    unsigned32 FPStat0;
389    unsigned32 FPStat1;
390    unsigned32 FPStat2;
391    unsigned32 IPA;
392    unsigned32 IPB;
393    unsigned32 IPC;
394    unsigned32 Q;
395
396    unsigned32 gr96;
397    unsigned32 gr97;
398    unsigned32 gr98;
399    unsigned32 gr99;
400    unsigned32 gr100;
401    unsigned32 gr101;
402    unsigned32 gr102;
403    unsigned32 gr103;
404    unsigned32 gr104;
405    unsigned32 gr105;
406    unsigned32 gr106;
407    unsigned32 gr107;
408    unsigned32 gr108;
409    unsigned32 gr109;
410    unsigned32 gr110;
411    unsigned32 gr111;
412
413    unsigned32 gr112;
414    unsigned32 gr113;
415    unsigned32 gr114;
416    unsigned32 gr115;
417
418    unsigned32 gr116;
419    unsigned32 gr117;
420    unsigned32 gr118;
421    unsigned32 gr119;
422    unsigned32 gr120;
423    unsigned32 gr121;
424    unsigned32 gr122;
425    unsigned32 gr123;
426    unsigned32 gr124;
427
428    unsigned32 local_count;
429
430    unsigned32 locals[128];
431} Context_Control;
432
433typedef struct {
434    double      some_float_register;
435} Context_Control_fp;
436
437typedef struct {
438    unsigned32 special_interrupt_register;
439} CPU_Interrupt_frame;
440
441
442/*
443 *  The following table contains the information required to configure
444 *  the a29K processor specific parameters.
445 *
446 *  NOTE: The interrupt_stack_size field is required if
447 *        CPU_ALLOCATE_INTERRUPT_STACK is defined as TRUE.
448 *
449 *        The pretasking_hook, predriver_hook, and postdriver_hook,
450 *        and the do_zero_of_workspace fields are required on ALL CPUs.
451 */
452
453typedef struct {
454  void       (*pretasking_hook)( void );
455  void       (*predriver_hook)( void );
456  void       (*postdriver_hook)( void );
457  void       (*idle_task)( void );
458  boolean      do_zero_of_workspace;
459  unsigned32   idle_task_stack_size;
460  unsigned32   interrupt_stack_size;
461  unsigned32   extra_mpci_receive_server_stack;
462  void *     (*stack_allocate_hook)( unsigned32 );
463  void       (*stack_free_hook)( void* );
464  /* end of fields required on all CPUs */
465
466}   rtems_cpu_table;
467
468/*
469 *  Macros to access required entires in the CPU Table are in
470 *  the file rtems/system.h.
471 */
472
473/*
474 *  Macros to access AMD A29K specific additions to the CPU Table
475 */
476
477/* There are no CPU specific additions to the CPU Table for this port. */
478
479/*
480 *  This variable is optional.  It is used on CPUs on which it is difficult
481 *  to generate an "uninitialized" FP context.  It is filled in by
482 *  _CPU_Initialize and copied into the task's FP context area during
483 *  _CPU_Context_Initialize.
484 */
485
486SCORE_EXTERN Context_Control_fp  _CPU_Null_fp_context;
487
488/*
489 *  On some CPUs, RTEMS supports a software managed interrupt stack.
490 *  This stack is allocated by the Interrupt Manager and the switch
491 *  is performed in _ISR_Handler.  These variables contain pointers
492 *  to the lowest and highest addresses in the chunk of memory allocated
493 *  for the interrupt stack.  Since it is unknown whether the stack
494 *  grows up or down (in general), this give the CPU dependent
495 *  code the option of picking the version it wants to use.
496 *
497 *  NOTE: These two variables are required if the macro
498 *        CPU_HAS_SOFTWARE_INTERRUPT_STACK is defined as TRUE.
499 */
500
501SCORE_EXTERN void               *_CPU_Interrupt_stack_low;
502SCORE_EXTERN void               *_CPU_Interrupt_stack_high;
503
504/*
505 *  With some compilation systems, it is difficult if not impossible to
506 *  call a high-level language routine from assembly language.  This
507 *  is especially true of commercial Ada compilers and name mangling
508 *  C++ ones.  This variable can be optionally defined by the CPU porter
509 *  and contains the address of the routine _Thread_Dispatch.  This
510 *  can make it easier to invoke that routine at the end of the interrupt
511 *  sequence (if a dispatch is necessary).
512 */
513
514SCORE_EXTERN void           (*_CPU_Thread_dispatch_pointer)();
515
516/*
517 *  Nothing prevents the porter from declaring more CPU specific variables.
518 */
519
520/* XXX: if needed, put more variables here */
521
522/*
523 *  The size of the floating point context area.  On some CPUs this
524 *  will not be a "sizeof" because the format of the floating point
525 *  area is not defined -- only the size is.  This is usually on
526 *  CPUs with a "floating point save context" instruction.
527 */
528
529#define CPU_CONTEXT_FP_SIZE sizeof( Context_Control_fp )
530
531/*
532 *  extra stack required by the MPCI receive server thread
533 */
534
535#define CPU_MPCI_RECEIVE_SERVER_EXTRA_STACK 1024
536 
537/*
538 *  This defines the number of entries in the ISR_Vector_table managed
539 *  by RTEMS.
540 */
541
542#define CPU_INTERRUPT_NUMBER_OF_VECTORS      256
543#define CPU_INTERRUPT_MAXIMUM_VECTOR_NUMBER  (CPU_INTERRUPT_NUMBER_OF_VECTORS - 1)
544
545/*
546 *  This is defined if the port has a special way to report the ISR nesting
547 *  level.  Most ports maintain the variable _ISR_Nest_level.
548 */
549
550#define CPU_PROVIDES_ISR_IS_IN_PROGRESS FALSE
551
552/*
553 *  Should be large enough to run all RTEMS tests.  This insures
554 *  that a "reasonable" small application should not have any problems.
555 */
556
557#define CPU_STACK_MINIMUM_SIZE          (8192)
558
559/*
560 *  CPU's worst alignment requirement for data types on a byte boundary.  This
561 *  alignment does not take into account the requirements for the stack.
562 */
563
564#define CPU_ALIGNMENT              4
565
566/*
567 *  This number corresponds to the byte alignment requirement for the
568 *  heap handler.  This alignment requirement may be stricter than that
569 *  for the data types alignment specified by CPU_ALIGNMENT.  It is
570 *  common for the heap to follow the same alignment requirement as
571 *  CPU_ALIGNMENT.  If the CPU_ALIGNMENT is strict enough for the heap,
572 *  then this should be set to CPU_ALIGNMENT.
573 *
574 *  NOTE:  This does not have to be a power of 2.  It does have to
575 *         be greater or equal to than CPU_ALIGNMENT.
576 */
577
578#define CPU_HEAP_ALIGNMENT         CPU_ALIGNMENT
579
580/*
581 *  This number corresponds to the byte alignment requirement for memory
582 *  buffers allocated by the partition manager.  This alignment requirement
583 *  may be stricter than that for the data types alignment specified by
584 *  CPU_ALIGNMENT.  It is common for the partition to follow the same
585 *  alignment requirement as CPU_ALIGNMENT.  If the CPU_ALIGNMENT is strict
586 *  enough for the partition, then this should be set to CPU_ALIGNMENT.
587 *
588 *  NOTE:  This does not have to be a power of 2.  It does have to
589 *         be greater or equal to than CPU_ALIGNMENT.
590 */
591
592#define CPU_PARTITION_ALIGNMENT    CPU_ALIGNMENT
593
594/*
595 *  This number corresponds to the byte alignment requirement for the
596 *  stack.  This alignment requirement may be stricter than that for the
597 *  data types alignment specified by CPU_ALIGNMENT.  If the CPU_ALIGNMENT
598 *  is strict enough for the stack, then this should be set to 0.
599 *
600 *  NOTE:  This must be a power of 2 either 0 or greater than CPU_ALIGNMENT.
601 */
602
603#define CPU_STACK_ALIGNMENT        0
604
605/* ISR handler macros */
606
607/*
608 *  Support routine to initialize the RTEMS vector table after it is allocated.
609 */
610
611#define _CPU_Initialize_vectors()
612
613/*
614 *  Disable all interrupts for an RTEMS critical section.  The previous
615 *  level is returned in _level.
616 */
617
618#define _CPU_ISR_Disable( _isr_cookie ) \
619    do{ _isr_cookie = a29k_disable(); }while(0)
620
621/*
622 *  Enable interrupts to the previous level (returned by _CPU_ISR_Disable).
623 *  This indicates the end of an RTEMS critical section.  The parameter
624 *  _level is not modified.
625 */
626
627#define _CPU_ISR_Enable( _isr_cookie )  \
628      do{ a29k_enable(_isr_cookie) ; }while(0)
629
630/*
631 *  This temporarily restores the interrupt to _level before immediately
632 *  disabling them again.  This is used to divide long RTEMS critical
633 *  sections into two or more parts.  The parameter _level is not
634 * modified.
635 */
636
637#define _CPU_ISR_Flash( _isr_cookie ) \
638  do{ \
639     _CPU_ISR_Enable( _isr_cookie ); \
640     _CPU_ISR_Disable( _isr_cookie ); \
641  }while(0)
642
643/*
644 *  Map interrupt level in task mode onto the hardware that the CPU
645 *  actually provides.  Currently, interrupt levels which do not
646 *  map onto the CPU in a generic fashion are undefined.  Someday,
647 *  it would be nice if these were "mapped" by the application
648 *  via a callout.  For example, m68k has 8 levels 0 - 7, levels
649 *  8 - 255 would be available for bsp/application specific meaning.
650 *  This could be used to manage a programmable interrupt controller
651 *  via the rtems_task_mode directive.
652 */
653
654#define _CPU_ISR_Set_level( new_level ) \
655  do{ \
656    if ( new_level ) a29k_disable_all(); \
657    else a29k_enable_all(); \
658  }while(0);
659
660/* end of ISR handler macros */
661
662/* Context handler macros */
663
664extern void _CPU_Context_save(
665  Context_Control *new_context
666);
667
668/*
669 *  Initialize the context to a state suitable for starting a
670 *  task after a context restore operation.  Generally, this
671 *  involves:
672 *
673 *     - setting a starting address
674 *     - preparing the stack
675 *     - preparing the stack and frame pointers
676 *     - setting the proper interrupt level in the context
677 *     - initializing the floating point context
678 *
679 *  This routine generally does not set any unnecessary register
680 *  in the context.  The state of the "general data" registers is
681 *  undefined at task start time.
682 *
683 *  NOTE: This is_fp parameter is TRUE if the thread is to be a floating
684 *        point thread.  This is typically only used on CPUs where the
685 *        FPU may be easily disabled by software such as on the SPARC
686 *        where the PSR contains an enable FPU bit.
687 */
688
689#define _CPU_Context_Initialize( _the_context, _stack_base, _size, \
690                                 _isr, _entry_point, _is_fp ) \
691  do{ /* allocate 1/4 of stack for memory stack, 3/4 of stack for register stack */           \
692      unsigned32 _mem_stack_tmp = (unsigned32)(_stack_base) + (_size);  \
693      unsigned32 _reg_stack_tmp = (unsigned32)(_stack_base) + (((_size)*3)/4); \
694      _mem_stack_tmp &= ~(CPU_ALIGNMENT-1);                         \
695      _reg_stack_tmp &= ~(CPU_ALIGNMENT-1);                         \
696      _CPU_Context_save(_the_context);                              \
697      (_the_context)->msp = _mem_stack_tmp;           /* gr125 */   \
698      (_the_context)->lr1 =                                         \
699      (_the_context)->locals[1] =                                   \
700      (_the_context)->rfb = _reg_stack_tmp;           /* gr127 */   \
701      (_the_context)->gr1 = _reg_stack_tmp - 4 * 4;                 \
702      (_the_context)->rab = _reg_stack_tmp - 128 * 4; /* gr126 */   \
703      (_the_context)->local_count = 1-1;                            \
704      (_the_context)->PC1 = _entry_point;                           \
705      (_the_context)->PC0 = (unsigned32)((char *)_entry_point + 4); \
706      if (_isr) { (_the_context)->OPS |= (TD | DI); }               \
707      else                                                          \
708                { (_the_context)->OPS &= ~(TD | DI); }              \
709  }while(0)
710
711/*
712 *  This routine is responsible for somehow restarting the currently
713 *  executing task.  If you are lucky, then all that is necessary
714 *  is restoring the context.  Otherwise, there will need to be
715 *  a special assembly routine which does something special in this
716 *  case.  Context_Restore should work most of the time.  It will
717 *  not work if restarting self conflicts with the stack frame
718 *  assumptions of restoring a context.
719 */
720
721#define _CPU_Context_Restart_self( _the_context ) \
722   _CPU_Context_restore( (_the_context) )
723
724/*
725 *  The purpose of this macro is to allow the initial pointer into
726 *  a floating point context area (used to save the floating point
727 *  context) to be at an arbitrary place in the floating point
728 *  context area.
729 *
730 *  This is necessary because some FP units are designed to have
731 *  their context saved as a stack which grows into lower addresses.
732 *  Other FP units can be saved by simply moving registers into offsets
733 *  from the base of the context area.  Finally some FP units provide
734 *  a "dump context" instruction which could fill in from high to low
735 *  or low to high based on the whim of the CPU designers.
736 */
737
738#define _CPU_Context_Fp_start( _base, _offset ) \
739   ( (char *) (_base) + (_offset) )
740
741/*
742 *  This routine initializes the FP context area passed to it to.
743 *  There are a few standard ways in which to initialize the
744 *  floating point context.  The code included for this macro assumes
745 *  that this is a CPU in which a "initial" FP context was saved into
746 *  _CPU_Null_fp_context and it simply copies it to the destination
747 *  context passed to it.
748 *
749 *  Other models include (1) not doing anything, and (2) putting
750 *  a "null FP status word" in the correct place in the FP context.
751 */
752
753#define _CPU_Context_Initialize_fp( _destination ) \
754  do { \
755   *((Context_Control_fp *) *((void **) _destination)) = _CPU_Null_fp_context; \
756  } while(0)
757
758/* end of Context handler macros */
759
760/* Fatal Error manager macros */
761
762/*
763 *  This routine copies _error into a known place -- typically a stack
764 *  location or a register, optionally disables interrupts, and
765 *  halts/stops the CPU.
766 */
767
768#define _CPU_Fatal_halt( _error ) \
769        a29k_fatal_error(_error)
770
771/* end of Fatal Error manager macros */
772
773/* Bitfield handler macros */
774
775/*
776 *  This routine sets _output to the bit number of the first bit
777 *  set in _value.  _value is of CPU dependent type Priority_Bit_map_control.
778 *  This type may be either 16 or 32 bits wide although only the 16
779 *  least significant bits will be used.
780 *
781 *  There are a number of variables in using a "find first bit" type
782 *  instruction.
783 *
784 *    (1) What happens when run on a value of zero?
785 *    (2) Bits may be numbered from MSB to LSB or vice-versa.
786 *    (3) The numbering may be zero or one based.
787 *    (4) The "find first bit" instruction may search from MSB or LSB.
788 *
789 *  RTEMS guarantees that (1) will never happen so it is not a concern.
790 *  (2),(3), (4) are handled by the macros _CPU_Priority_mask() and
791 *  _CPU_Priority_bits_index().  These three form a set of routines
792 *  which must logically operate together.  Bits in the _value are
793 *  set and cleared based on masks built by _CPU_Priority_mask().
794 *  The basic major and minor values calculated by _Priority_Major()
795 *  and _Priority_Minor() are "massaged" by _CPU_Priority_bits_index()
796 *  to properly range between the values returned by the "find first bit"
797 *  instruction.  This makes it possible for _Priority_Get_highest() to
798 *  calculate the major and directly index into the minor table.
799 *  This mapping is necessary to ensure that 0 (a high priority major/minor)
800 *  is the first bit found.
801 *
802 *  This entire "find first bit" and mapping process depends heavily
803 *  on the manner in which a priority is broken into a major and minor
804 *  components with the major being the 4 MSB of a priority and minor
805 *  the 4 LSB.  Thus (0 << 4) + 0 corresponds to priority 0 -- the highest
806 *  priority.  And (15 << 4) + 14 corresponds to priority 254 -- the next
807 *  to the lowest priority.
808 *
809 *  If your CPU does not have a "find first bit" instruction, then
810 *  there are ways to make do without it.  Here are a handful of ways
811 *  to implement this in software:
812 *
813 *    - a series of 16 bit test instructions
814 *    - a "binary search using if's"
815 *    - _number = 0
816 *      if _value > 0x00ff
817 *        _value >>=8
818 *        _number = 8;
819 *
820 *      if _value > 0x0000f
821 *        _value >=8
822 *        _number += 4
823 *
824 *      _number += bit_set_table[ _value ]
825 *
826 *    where bit_set_table[ 16 ] has values which indicate the first
827 *      bit set
828 */
829
830#define CPU_USE_GENERIC_BITFIELD_CODE TRUE
831#define CPU_USE_GENERIC_BITFIELD_DATA TRUE
832
833#if (CPU_USE_GENERIC_BITFIELD_CODE == FALSE)
834
835#define _CPU_Bitfield_Find_first_bit( _value, _output ) \
836  { \
837    (_output) = 0;   /* do something to prevent warnings */ \
838  }
839
840#endif
841
842/* end of Bitfield handler macros */
843
844/*
845 *  This routine builds the mask which corresponds to the bit fields
846 *  as searched by _CPU_Bitfield_Find_first_bit().  See the discussion
847 *  for that routine.
848 */
849
850#if (CPU_USE_GENERIC_BITFIELD_CODE == FALSE)
851
852#define _CPU_Priority_Mask( _bit_number ) \
853  ( 1 << (_bit_number) )
854
855#endif
856
857/*
858 *  This routine translates the bit numbers returned by
859 *  _CPU_Bitfield_Find_first_bit() into something suitable for use as
860 *  a major or minor component of a priority.  See the discussion
861 *  for that routine.
862 */
863
864#if (CPU_USE_GENERIC_BITFIELD_CODE == FALSE)
865
866#define _CPU_Priority_bits_index( _priority ) \
867  (_priority)
868
869#endif
870
871/* end of Priority handler macros */
872
873/* functions */
874
875/*
876 *  _CPU_Initialize
877 *
878 *  This routine performs CPU dependent initialization.
879 */
880
881void _CPU_Initialize(
882  rtems_cpu_table  *cpu_table,
883  void      (*thread_dispatch)()
884);
885
886/*
887 *  _CPU_ISR_install_raw_handler
888 *
889 *  This routine installs a "raw" interrupt handler directly into the
890 *  processor's vector table.
891 */
892 
893void _CPU_ISR_install_raw_handler(
894  unsigned32  vector,
895  proc_ptr    new_handler,
896  proc_ptr   *old_handler
897);
898
899/*
900 *  _CPU_ISR_install_vector
901 *
902 *  This routine installs an interrupt vector.
903 */
904
905void _CPU_ISR_install_vector(
906  unsigned32  vector,
907  proc_ptr    new_handler,
908  proc_ptr   *old_handler
909);
910
911/*
912 *  _CPU_Install_interrupt_stack
913 *
914 *  This routine installs the hardware interrupt stack pointer.
915 *
916 *  NOTE:  It need only be provided if CPU_HAS_HARDWARE_INTERRUPT_STACK
917 *         is TRUE.
918 */
919
920void _CPU_Install_interrupt_stack( void );
921
922/*
923 *  _CPU_Thread_Idle_body
924 *
925 *  This routine is the CPU dependent IDLE thread body.
926 *
927 *  NOTE:  It need only be provided if CPU_PROVIDES_IDLE_THREAD_BODY
928 *         is TRUE.
929 */
930
931void _CPU_Thread_Idle_body( void );
932
933/*
934 *  _CPU_Context_switch
935 *
936 *  This routine switches from the run context to the heir context.
937 */
938
939void _CPU_Context_switch(
940  Context_Control  *run,
941  Context_Control  *heir
942);
943
944/*
945 *  _CPU_Context_restore
946 *
947 *  This routine is generally used only to restart self in an
948 *  efficient manner.  It may simply be a label in _CPU_Context_switch.
949 *
950 *  NOTE: May be unnecessary to reload some registers.
951 */
952
953void _CPU_Context_restore(
954  Context_Control *new_context
955);
956
957/*
958 *  _CPU_Context_save_fp
959 *
960 *  This routine saves the floating point context passed to it.
961 */
962
963void _CPU_Context_save_fp(
964  void **fp_context_ptr
965);
966
967/*
968 *  _CPU_Context_restore_fp
969 *
970 *  This routine restores the floating point context passed to it.
971 */
972
973void _CPU_Context_restore_fp(
974  void **fp_context_ptr
975);
976
977/*  The following routine swaps the endian format of an unsigned int.
978 *  It must be static because it is referenced indirectly.
979 *
980 *  This version will work on any processor, but if there is a better
981 *  way for your CPU PLEASE use it.  The most common way to do this is to:
982 *
983 *     swap least significant two bytes with 16-bit rotate
984 *     swap upper and lower 16-bits
985 *     swap most significant two bytes with 16-bit rotate
986 *
987 *  Some CPUs have special instructions which swap a 32-bit quantity in
988 *  a single instruction (e.g. i486).  It is probably best to avoid
989 *  an "endian swapping control bit" in the CPU.  One good reason is
990 *  that interrupts would probably have to be disabled to insure that
991 *  an interrupt does not try to access the same "chunk" with the wrong
992 *  endian.  Another good reason is that on some CPUs, the endian bit
993 *  endianness for ALL fetches -- both code and data -- so the code
994 *  will be fetched incorrectly.
995 */
996 
997#define CPU_swap_u32( value ) \
998  ((value&0xff) << 24) | (((value >> 8)&0xff) << 16) | \
999    (((value >> 16)&0xff) << 8) | ((value>>24)&0xff)
1000
1001#define CPU_swap_u16( value ) \
1002  (((value&0xff) << 8) | ((value >> 8)&0xff))
1003
1004#ifdef __cplusplus
1005}
1006#endif
1007
1008#endif
Note: See TracBrowser for help on using the repository browser.