source: rtems/bsps/riscv/riscv/include/bsp/riscv.h @ 4c740de

5
Last change on this file since 4c740de was 4c740de, checked in by Sebastian Huber <sebastian.huber@…>, on 08/02/18 at 12:13:25

bsp/riscv: Fix build with RTEMS_SMP undefined

Update #3433.

  • Property mode set to 100644
File size: 1.8 KB
Line 
1/*
2 * Copyright (c) 2018 embedded brains GmbH
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions
6 * are met:
7 * 1. Redistributions of source code must retain the above copyright
8 *    notice, this list of conditions and the following disclaimer.
9 * 2. Redistributions in binary form must reproduce the above copyright
10 *    notice, this list of conditions and the following disclaimer in the
11 *    documentation and/or other materials provided with the distribution.
12 *
13 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
14 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
15 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
16 * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
17 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
18 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
19 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
20 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
21 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
22 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
23 * SUCH DAMAGE.
24 */
25
26#ifndef BSP_RISCV_H
27#define BSP_RISCV_H
28
29#include <bsp.h>
30
31#include <rtems/score/cpuimpl.h>
32
33#ifdef __cplusplus
34extern "C" {
35#endif
36
37extern volatile RISCV_CLINT_regs *riscv_clint;
38
39void *riscv_fdt_get_address(const void *fdt, int node);
40
41#ifdef RTEMS_SMP
42extern uint32_t riscv_hart_count;
43#else
44#define riscv_hart_count 1
45#endif
46
47uint32_t riscv_get_hart_index_by_phandle(uint32_t phandle);
48
49#if RISCV_ENABLE_HTIF_SUPPORT != 0
50void htif_poweroff(void);
51#endif
52
53#ifdef __cplusplus
54}
55#endif
56
57#endif /* BSP_RISCV_H */
Note: See TracBrowser for help on using the repository browser.