1 | /* |
---|
2 | * Philps LPC22XX Interrupt handler |
---|
3 | * |
---|
4 | * Copyright (c) 2010 embedded brains GmbH. |
---|
5 | * |
---|
6 | * Copyright (c) 2006 by Ray<rayx.cn@gmail.com> to support LPC ARM |
---|
7 | * The license and distribution terms for this file may be |
---|
8 | * found in the file LICENSE in this distribution or at |
---|
9 | * http://www.rtems.org/license/LICENSE. |
---|
10 | */ |
---|
11 | |
---|
12 | #include <rtems/score/armv4.h> |
---|
13 | |
---|
14 | #include <bsp.h> |
---|
15 | #include <bsp/irq.h> |
---|
16 | #include <bsp/irq-generic.h> |
---|
17 | |
---|
18 | #include <lpc22xx.h> |
---|
19 | |
---|
20 | void bsp_interrupt_dispatch(void) |
---|
21 | { |
---|
22 | rtems_vector_number vector = 31 - __builtin_clz(VICIRQStatus); |
---|
23 | |
---|
24 | bsp_interrupt_handler_dispatch(vector); |
---|
25 | |
---|
26 | VICVectAddr = 0; |
---|
27 | } |
---|
28 | |
---|
29 | rtems_status_code bsp_interrupt_get_attributes( |
---|
30 | rtems_vector_number vector, |
---|
31 | rtems_interrupt_attributes *attributes |
---|
32 | ) |
---|
33 | { |
---|
34 | return RTEMS_SUCCESSFUL; |
---|
35 | } |
---|
36 | |
---|
37 | rtems_status_code bsp_interrupt_is_pending( |
---|
38 | rtems_vector_number vector, |
---|
39 | bool *pending |
---|
40 | ) |
---|
41 | { |
---|
42 | bsp_interrupt_assert(bsp_interrupt_is_valid_vector(vector)); |
---|
43 | bsp_interrupt_assert(pending != NULL); |
---|
44 | *pending = false; |
---|
45 | return RTEMS_UNSATISFIED; |
---|
46 | } |
---|
47 | |
---|
48 | rtems_status_code bsp_interrupt_raise(rtems_vector_number vector) |
---|
49 | { |
---|
50 | bsp_interrupt_assert(bsp_interrupt_is_valid_vector(vector)); |
---|
51 | return RTEMS_UNSATISFIED; |
---|
52 | } |
---|
53 | |
---|
54 | rtems_status_code bsp_interrupt_clear(rtems_vector_number vector) |
---|
55 | { |
---|
56 | bsp_interrupt_assert(bsp_interrupt_is_valid_vector(vector)); |
---|
57 | return RTEMS_UNSATISFIED; |
---|
58 | } |
---|
59 | |
---|
60 | rtems_status_code bsp_interrupt_vector_is_enabled( |
---|
61 | rtems_vector_number vector, |
---|
62 | bool *enabled |
---|
63 | ) |
---|
64 | { |
---|
65 | bsp_interrupt_assert(bsp_interrupt_is_valid_vector(vector)); |
---|
66 | bsp_interrupt_assert(enabled != NULL); |
---|
67 | *enabled = false; |
---|
68 | return RTEMS_UNSATISFIED; |
---|
69 | } |
---|
70 | |
---|
71 | void bsp_interrupt_vector_enable(rtems_vector_number vector) |
---|
72 | { |
---|
73 | bsp_interrupt_assert(bsp_interrupt_is_valid_vector(vector)); |
---|
74 | VICIntEnable |= 1 << vector; |
---|
75 | } |
---|
76 | |
---|
77 | void bsp_interrupt_vector_disable(rtems_vector_number vector) |
---|
78 | { |
---|
79 | bsp_interrupt_assert(bsp_interrupt_is_valid_vector(vector)); |
---|
80 | VICIntEnClr = 1 << vector; |
---|
81 | } |
---|
82 | |
---|
83 | rtems_status_code bsp_interrupt_facility_initialize(void) |
---|
84 | { |
---|
85 | volatile uint32_t *ctrl = (volatile uint32_t *) VICVectCntlBase; |
---|
86 | size_t i = 0; |
---|
87 | |
---|
88 | /* Disable all interrupts */ |
---|
89 | VICIntEnClr = 0xffffffff; |
---|
90 | |
---|
91 | /* Use IRQ category */ |
---|
92 | VICIntSelect = 0; |
---|
93 | |
---|
94 | /* Enable access in USER mode */ |
---|
95 | VICProtection = 0; |
---|
96 | |
---|
97 | for (i = 0; i < 16; ++i) { |
---|
98 | /* Disable vector mode */ |
---|
99 | ctrl [i] = 0; |
---|
100 | |
---|
101 | /* Acknowledge interrupts for all priorities */ |
---|
102 | VICVectAddr = 0; |
---|
103 | } |
---|
104 | |
---|
105 | /* Acknowledge interrupts for all priorities */ |
---|
106 | VICVectAddr = 0; |
---|
107 | |
---|
108 | /* Install the IRQ exception handler */ |
---|
109 | _CPU_ISR_install_vector(ARM_EXCEPTION_IRQ, _ARMV4_Exception_interrupt, NULL); |
---|
110 | |
---|
111 | return RTEMS_SUCCESSFUL; |
---|
112 | } |
---|