source: rtems-docs/networking/dec_21140.rst @ 489740f

4.115
Last change on this file since 489740f was 489740f, checked in by Chris Johns <chrisj@…>, on 05/20/16 at 02:47:09

Set SPDX License Identifier in each source file.

  • Property mode set to 100644
File size: 9.4 KB
Line 
1.. comment SPDX-License-Identifier: CC-BY-SA-4.0
2
3DEC 21140 Driver
4################
5
6DEC 21240 Driver Introduction
7=============================
8
9.. COMMENT: XXX add back in cross reference to list of boards.
10
11One aim of our project is to port RTEMS on a standard PowerPC platform.  To
12achieve it, we have chosen a Motorola MCP750 board. This board includes an
13Ethernet controller based on a DEC21140 chip. Because RTEMS has a TCP/IP stack,
14we will have to develop the DEC21140 related ethernet driver for the PowerPC
15port of RTEMS. As this controller is able to support 100Mbps network and as
16there is a lot of PCI card using this DEC chip, we have decided to first
17implement this driver on an Intel PC386 target to provide a solution for using
18RTEMS on PC with the 100Mbps network and then to port this code on PowerPC in a
19second phase.
20
21The aim of this document is to give some PCI board generalities and to explain
22the software architecture of the RTEMS driver. Finally, we will see what will
23be done for ChorusOs and Netboot environment .
24
25Document Revision History
26=========================
27
28*Current release*:
29
30- Current applicable release is 1.0.
31
32*Existing releases*:
33
34- 1.0 : Released the 10/02/98. First version of this document.
35
36- 0.1 : First draft of this document
37
38*Planned releases*:
39
40- None planned today.
41
42DEC21140 PCI Board Generalities
43===============================
44
45.. COMMENT: XXX add crossreference to PCI Register Figure
46
47This chapter describes rapidely the PCI interface of this Ethernet controller.
48The board we have chosen for our PC386 implementation is a D-Link DFE-500TX.
49This is a dual-speed 10/100Mbps Ethernet PCI adapter with a DEC21140AF chip.
50Like other PCI devices, this board has a PCI device's header containing some
51required configuration registers, as shown in the PCI Register Figure.  By
52reading or writing these registers, a driver can obtain information about the
53type of the board, the interrupt it uses, the mapping of the chip specific
54registers, ...
55
56On Intel target, the chip specific registers can be accessed via 2 methods :
57I/O port access or PCI address mapped access. We have chosen to implement the
58PCI address access to obtain compatible source code to the port the driver on a
59PowerPC target.
60
61.. COMMENT: PCI Device's Configuration Header Space Format
62
63
64.. image:: ../images/networking/PCIreg.jpg
65
66
67.. COMMENT: XXX add crossreference to PCI Register Figure
68
69On RTEMS, a PCI API exists. We have used it to configure the board. After
70initializing this PCI module via the ``pci_initialize()`` function, we try to
71detect the DEC21140 based ethernet board. This board is characterized by its
72Vendor ID (0x1011) and its Device ID (0x0009). We give these arguments to
73the``pcib_find_by_deviceid`` function which returns , if the device is present,
74a pointer to the configuration header space (see PCI Registers Fgure). Once
75this operation performed, the driver is able to extract the information it
76needs to configure the board internal registers, like the interrupt line, the
77base address,... The board internal registers will not be detailled here. You
78can find them in *DIGITAL Semiconductor 21140A PCI Fast Ethernet LAN Controller
79- Hardware Reference Manual*.
80
81.. COMMENT: fix citation
82
83RTEMS Driver Software Architecture
84==================================
85
86In this chapter will see the initialization phase, how the controller uses the
87host memory and the 2 threads launched at the initialization time.
88
89Initialization phase
90--------------------
91
92The DEC21140 Ethernet driver keeps the same software architecture than the
93other RTEMS ethernet drivers. The only API the programmer can use is the
94``rtems_dec21140_driver_attach(struct rtems_bsdnet_ifconfig *config)``
95function which detects the board and initializes the associated data structure
96(with registers base address, entry points to low-level initialization
97function,...), if the board is found.
98
99Once the attach function executed, the driver initializes the DEC chip. Then
100the driver connects an interrupt handler to the interrupt line driven by the
101Ethernet controller (the only interrupt which will be treated is the receive
102interrupt) and launches 2 threads : a receiver thread and a transmitter
103thread. Then the driver waits for incoming frame to give to the protocol stack
104or outcoming frame to send on the physical link.
105
106Memory Buffer
107-------------
108
109.. COMMENT: XXX add cross reference to Problem
110
111This DEC chip uses the host memory to store the incoming Ethernet frames and
112the descriptor of these frames. We have chosen to use 7 receive buffers and 1
113transmit buffer to optimize memory allocation due to cache and paging problem
114that will be explained in the section *Encountered Problems*.
115
116To reference these buffers to the DEC chip we use a buffer descriptors
117ring. The descriptor structure is defined in the Buffer Descriptor Figure.
118Each descriptor can reference one or two memory buffers. We choose to use only
119one buffer of 1520 bytes per descriptor.
120
121The difference between a receive and a transmit buffer descriptor is located in
122the status and control bits fields. We do not give details here, please refer
123to the DEC21140 Hardware Manual.
124
125.. COMMENT: Buffer Descriptor
126
127
128.. image:: images/networking/recvbd.jpg
129
130
131Receiver Thread
132---------------
133
134This thread is event driven. Each time a DEC PCI board interrupt occurs, the
135handler checks if this is a receive interrupt and send an event "reception" to
136the receiver thread which looks into the entire buffer descriptors ring the
137ones that contain a valid incoming frame (bit OWN=0 means descriptor belongs to
138host processor). Each valid incoming ethernet frame is sent to the protocol
139stack and the buffer descriptor is given back to the DEC board (the host
140processor reset bit OWN, which means descriptor belongs to 21140).
141
142Transmitter Thread
143------------------
144
145This thread is also event driven. Each time an Ethernet frame is put in the
146transmit queue, an event is sent to the transmit thread, which empty the queue
147by sending each outcoming frame. Because we use only one transmit buffer, we
148are sure that the frame is well-sent before sending the next.
149
150Encountered Problems
151====================
152
153On Intel PC386 target, we were faced with a problem of memory cache management.
154Because the DEC chip uses the host memory to store the incoming frame and
155because the DEC21140 configuration registers are mapped into the PCI address
156space, we must ensure that the data read (or written) by the host processor are
157the ones written (or read) by the DEC21140 device in the host memory and not
158old data stored in the cache memory. Therefore, we had to provide a way to
159manage the cache. This module is described in the document *RTEMS Cache
160Management For Intel*. On Intel, the memory region cache management is
161available only if the paging unit is enabled.  We have used this paging
162mechanism, with 4Kb page. All the buffers allocated to store the incoming or
163outcoming frames, buffer descriptor and also the PCI address space of the DEC
164board are located in a memory space with cache disable.
165
166Concerning the buffers and their descriptors, we have tried to optimize the
167memory space in term of allocated page. One buffer has 1520 bytes, one
168descriptor has 16 bytes. We have 7 receive buffers and 1 transmit buffer, and
169for each, 1 descriptor : (7+1)*(1520+16) = 12288 bytes = 12Kb = 3 entire
170pages. This allows not to lose too much memory or not to disable cache memory
171for a page which contains other data than buffer, which could decrease
172performance.
173
174Netboot DEC driver
175==================
176
177We use Netboot tool to load our development from a server to the target via an
178ethernet network. Currently, this tool does not support the DEC board. We plan
179to port the DEC driver for the Netboot tool.
180
181But concerning the port of the DEC driver into Netboot, we are faced with a
182problem: in RTEMS environment, the DEC driver is interrupt or event driven, in
183Netboot environment, it must be used in polling mode. It means that we will
184have to re-write some mechanisms of this driver.
185
186List of Ethernet cards using the DEC chip
187=========================================
188
189Many Ethernet adapter cards use the Tulip chip. Here is a non exhaustive list
190of adapters which support this driver :
191
192- Accton EtherDuo PCI.
193
194- Accton EN1207 All three media types supported.
195
196- Adaptec ANA6911/TX 21140-AC.
197
198- Cogent EM110 21140-A with DP83840 N-Way MII transceiver.
199
200- Cogent EM400 EM100 with 4 21140 100mbps-only ports + PCI Bridge.
201
202- Danpex EN-9400P3.
203
204- D-Link DFE500-Tx 21140-A with DP83840 transceiver.
205
206- Kingston EtherX KNE100TX 21140AE.
207
208- Netgear FX310 TX 10/100 21140AE.
209
210- SMC EtherPower10/100 With DEC21140 and 68836 SYM transceiver.
211
212- SMC EtherPower10/100 With DEC21140-AC and DP83840 MII transceiver.
213  Note: The EtherPower II uses the EPIC chip, which requires a different driver.
214
215- Surecom EP-320X DEC 21140.
216
217- Thomas Conrad TC5048.
218
219- Znyx ZX345 21140-A, usually with the DP83840 N-Way MII transciever. Some ZX345
220  cards made in 1996 have an ICS 1890 transciver instead.
221
222- ZNYX ZX348 Two 21140-A chips using ICS 1890 transcievers and either a 21052
223  or 21152 bridge. Early versions used National 83840 transcievers, but later
224  versions are depopulated ZX346 boards.
225
226- ZNYX ZX351 21140 chip with a Broadcom 100BaseT4 transciever.
227
228Our DEC driver has not been tested with all these cards, only with the D-Link
229DFE500-TX.
230
231- DEC21140 Hardware Manual DIGITAL, DIGITAL Semiconductor 21140A PCI Fast
232  Ethernet LAN Controller - Hardware Reference Manual**.
233
234- *[99.TA.0021.M.ER]Emmanuel Raguet,*RTEMS Cache Management For Intel**.
Note: See TracBrowser for help on using the repository browser.